1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright 2013 Freescale Semiconductor, Inc. 4 */ 5 6 /* 7 * BSC9132 QDS board configuration file 8 */ 9 10 #ifndef __CONFIG_H 11 #define __CONFIG_H 12 13 #ifdef CONFIG_SDCARD 14 #define CONFIG_RAMBOOT_SDCARD 15 #define CONFIG_SYS_RAMBOOT 16 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 17 #endif 18 #ifdef CONFIG_SPIFLASH 19 #define CONFIG_RAMBOOT_SPIFLASH 20 #define CONFIG_SYS_RAMBOOT 21 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 22 #endif 23 #ifdef CONFIG_NAND_SECBOOT 24 #define CONFIG_RAMBOOT_NAND 25 #define CONFIG_SYS_RAMBOOT 26 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 27 #endif 28 29 #ifdef CONFIG_NAND 30 #define CONFIG_SPL_INIT_MINIMAL 31 #define CONFIG_SPL_NAND_BOOT 32 #define CONFIG_SPL_FLUSH_IMAGE 33 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 34 35 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 36 #define CONFIG_SPL_MAX_SIZE 8192 37 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 38 #define CONFIG_SPL_RELOC_STACK 0x00100000 39 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 40 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 41 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 42 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 43 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 44 #endif 45 46 #ifndef CONFIG_RESET_VECTOR_ADDRESS 47 #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc 48 #endif 49 50 #ifdef CONFIG_SPL_BUILD 51 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 52 #else 53 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 54 #endif 55 56 /* High Level Configuration Options */ 57 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 58 59 #if defined(CONFIG_PCI) 60 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 61 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 62 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 63 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 64 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 65 66 /* 67 * PCI Windows 68 * Memory space is mapped 1-1, but I/O space must start from 0. 69 */ 70 /* controller 1, Slot 1, tgtid 1, Base address a000 */ 71 #define CONFIG_SYS_PCIE1_NAME "PCIe Slot" 72 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 73 #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 74 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 75 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 76 #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000 77 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 78 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 79 #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000 80 81 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 82 #endif 83 84 #define CONFIG_ENV_OVERWRITE 85 86 #if defined(CONFIG_SYS_CLK_100_DDR_100) 87 #define CONFIG_SYS_CLK_FREQ 100000000 88 #define CONFIG_DDR_CLK_FREQ 100000000 89 #elif defined(CONFIG_SYS_CLK_100_DDR_133) 90 #define CONFIG_SYS_CLK_FREQ 100000000 91 #define CONFIG_DDR_CLK_FREQ 133000000 92 #endif 93 94 #define CONFIG_HWCONFIG 95 /* 96 * These can be toggled for performance analysis, otherwise use default. 97 */ 98 #define CONFIG_L2_CACHE /* toggle L2 cache */ 99 #define CONFIG_BTB /* enable branch predition */ 100 101 #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ 102 #define CONFIG_SYS_MEMTEST_END 0x01ffffff 103 104 /* DDR Setup */ 105 #define CONFIG_SYS_SPD_BUS_NUM 0 106 #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */ 107 #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */ 108 109 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 110 111 #define CONFIG_SYS_SDRAM_SIZE (1024) 112 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 113 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 114 115 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 116 117 /* DDR3 Controller Settings */ 118 #define CONFIG_CHIP_SELECTS_PER_CTRL 1 119 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 120 #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302 121 #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302 122 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 123 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 124 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 125 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 126 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 127 #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F 128 129 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 130 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 131 #define CONFIG_SYS_DDR_RCW_1 0x00000000 132 #define CONFIG_SYS_DDR_RCW_2 0x00000000 133 #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000 134 #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050 135 #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001 136 #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400 137 138 #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008 139 #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010 140 #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001 141 #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400 142 143 #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 144 #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 145 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846 146 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF 147 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 148 #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 149 #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 150 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000 151 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 152 153 #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000 154 #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104 155 #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45 156 #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114 157 #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000 158 #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50 159 #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000 160 #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513 161 #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607 162 163 /*FIXME: the following params are constant w.r.t diff freq 164 combinations. this should be removed later 165 */ 166 #if CONFIG_DDR_CLK_FREQ == 100000000 167 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 168 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 169 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 170 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 171 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 172 #elif CONFIG_DDR_CLK_FREQ == 133000000 173 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333 174 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333 175 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333 176 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333 177 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333 178 #else 179 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 180 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 181 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 182 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 183 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 184 #endif 185 186 /* relocated CCSRBAR */ 187 #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT 188 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT 189 190 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 191 192 /* DSP CCSRBAR */ 193 #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 194 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 195 196 /* 197 * IFC Definitions 198 */ 199 /* NOR Flash on IFC */ 200 201 #define CONFIG_SYS_FLASH_BASE 0x88000000 202 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */ 203 204 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 205 206 #define CONFIG_SYS_NOR_CSPR 0x88000101 207 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 208 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5) 209 /* NOR Flash Timing Params */ 210 211 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \ 212 | FTIM0_NOR_TEADC(0x03) \ 213 | FTIM0_NOR_TAVDS(0x00) \ 214 | FTIM0_NOR_TEAHC(0x0f)) 215 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \ 216 | FTIM1_NOR_TRAD_NOR(0x09) \ 217 | FTIM1_NOR_TSEQRAD_NOR(0x09)) 218 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \ 219 | FTIM2_NOR_TCH(0x4) \ 220 | FTIM2_NOR_TWPH(0x7) \ 221 | FTIM2_NOR_TWP(0x1e)) 222 #define CONFIG_SYS_NOR_FTIM3 0x0 223 224 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 225 #define CONFIG_SYS_FLASH_QUIET_TEST 226 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 227 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 228 229 #undef CONFIG_SYS_FLASH_CHECKSUM 230 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 231 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 232 233 /* CFI for NOR Flash */ 234 #define CONFIG_SYS_FLASH_EMPTY_INFO 235 236 /* NAND Flash on IFC */ 237 #define CONFIG_SYS_NAND_BASE 0xff800000 238 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 239 240 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 241 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 242 | CSPR_MSEL_NAND /* MSEL = NAND */ \ 243 | CSPR_V) 244 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 245 246 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 247 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 248 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 249 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ 250 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 251 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 252 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 253 254 /* NAND Flash Timing Params */ 255 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ 256 | FTIM0_NAND_TWP(0x05) \ 257 | FTIM0_NAND_TWCHT(0x02) \ 258 | FTIM0_NAND_TWH(0x04)) 259 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \ 260 | FTIM1_NAND_TWBE(0x1e) \ 261 | FTIM1_NAND_TRR(0x07) \ 262 | FTIM1_NAND_TRP(0x05)) 263 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ 264 | FTIM2_NAND_TREH(0x04) \ 265 | FTIM2_NAND_TWHRE(0x11)) 266 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 267 268 #define CONFIG_SYS_NAND_DDR_LAW 11 269 270 /* NAND */ 271 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 272 #define CONFIG_SYS_MAX_NAND_DEVICE 1 273 274 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 275 276 #ifndef CONFIG_SPL_BUILD 277 #define CONFIG_FSL_QIXIS 278 #endif 279 #ifdef CONFIG_FSL_QIXIS 280 #define CONFIG_SYS_FPGA_BASE 0xffb00000 281 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 282 #define QIXIS_BASE CONFIG_SYS_FPGA_BASE 283 #define QIXIS_LBMAP_SWITCH 9 284 #define QIXIS_LBMAP_MASK 0x07 285 #define QIXIS_LBMAP_SHIFT 0 286 #define QIXIS_LBMAP_DFLTBANK 0x00 287 #define QIXIS_LBMAP_ALTBANK 0x04 288 #define QIXIS_RST_CTL_RESET 0x83 289 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 290 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 291 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 292 293 #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE 294 295 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \ 296 | CSPR_PORT_SIZE_8 \ 297 | CSPR_MSEL_GPCM \ 298 | CSPR_V) 299 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 300 #define CONFIG_SYS_CSOR2 0x0 301 /* CPLD Timing parameters for IFC CS3 */ 302 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 303 FTIM0_GPCM_TEADC(0x0e) | \ 304 FTIM0_GPCM_TEAHC(0x0e)) 305 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 306 FTIM1_GPCM_TRAD(0x1f)) 307 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 308 FTIM2_GPCM_TCH(0x8) | \ 309 FTIM2_GPCM_TWP(0x1f)) 310 #define CONFIG_SYS_CS2_FTIM3 0x0 311 #endif 312 313 /* Set up IFC registers for boot location NOR/NAND */ 314 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 315 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 316 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 317 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 318 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 319 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 320 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 321 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 322 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 323 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 324 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 325 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 326 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 327 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 328 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 329 #else 330 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 331 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 332 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 333 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 334 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 335 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 336 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 337 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 338 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 339 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 340 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 341 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 342 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 343 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 344 #endif 345 346 #define CONFIG_SYS_INIT_RAM_LOCK 347 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 348 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */ 349 350 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 351 - GENERATED_GBL_DATA_SIZE) 352 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 353 354 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 355 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 356 357 /* Serial Port */ 358 #undef CONFIG_SERIAL_SOFTWARE_FIFO 359 #define CONFIG_SYS_NS16550_SERIAL 360 #define CONFIG_SYS_NS16550_REG_SIZE 1 361 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 362 #ifdef CONFIG_SPL_BUILD 363 #define CONFIG_NS16550_MIN_FUNCTIONS 364 #endif 365 366 #define CONFIG_SYS_BAUDRATE_TABLE \ 367 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 368 369 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 370 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 371 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700) 372 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800) 373 374 #define CONFIG_SYS_I2C 375 #define CONFIG_SYS_I2C_FSL 376 #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/ 377 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 378 #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/ 379 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 380 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 381 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 382 383 /* I2C EEPROM */ 384 #define CONFIG_ID_EEPROM 385 #ifdef CONFIG_ID_EEPROM 386 #define CONFIG_SYS_I2C_EEPROM_NXID 387 #endif 388 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 389 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 390 #define CONFIG_SYS_EEPROM_BUS_NUM 0 391 392 /* enable read and write access to EEPROM */ 393 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 394 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 395 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 396 397 /* I2C FPGA */ 398 #define CONFIG_I2C_FPGA 399 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 400 401 #define CONFIG_RTC_DS3231 402 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 403 404 /* 405 * SPI interface will not be available in case of NAND boot SPI CS0 will be 406 * used for SLIC 407 */ 408 /* eSPI - Enhanced SPI */ 409 410 #if defined(CONFIG_TSEC_ENET) 411 412 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 413 #define CONFIG_TSEC1 1 414 #define CONFIG_TSEC1_NAME "eTSEC1" 415 #define CONFIG_TSEC2 1 416 #define CONFIG_TSEC2_NAME "eTSEC2" 417 418 #define TSEC1_PHY_ADDR 0 419 #define TSEC2_PHY_ADDR 1 420 421 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 422 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 423 424 #define TSEC1_PHYIDX 0 425 #define TSEC2_PHYIDX 0 426 427 #define CONFIG_ETHPRIME "eTSEC1" 428 429 /* TBI PHY configuration for SGMII mode */ 430 #define CONFIG_TSEC_TBICR_SETTINGS ( \ 431 TBICR_PHY_RESET \ 432 | TBICR_ANEG_ENABLE \ 433 | TBICR_FULL_DUPLEX \ 434 | TBICR_SPEED1_SET \ 435 ) 436 437 #endif /* CONFIG_TSEC_ENET */ 438 439 #ifdef CONFIG_MMC 440 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 441 #endif 442 443 #ifdef CONFIG_USB_EHCI_HCD 444 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 445 #define CONFIG_USB_EHCI_FSL 446 #define CONFIG_HAS_FSL_DR_USB 447 #endif 448 449 /* 450 * Environment 451 */ 452 #if defined(CONFIG_RAMBOOT_SDCARD) 453 #define CONFIG_FSL_FIXED_MMC_LOCATION 454 #define CONFIG_SYS_MMC_ENV_DEV 0 455 #define CONFIG_ENV_SIZE 0x2000 456 #elif defined(CONFIG_RAMBOOT_SPIFLASH) 457 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 458 #define CONFIG_ENV_SECT_SIZE 0x10000 459 #define CONFIG_ENV_SIZE 0x2000 460 #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 461 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 462 #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 463 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 464 #elif defined(CONFIG_SYS_RAMBOOT) 465 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 466 #define CONFIG_ENV_SIZE 0x2000 467 #else 468 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 469 #define CONFIG_ENV_SIZE 0x2000 470 #define CONFIG_ENV_SECT_SIZE 0x20000 471 #endif 472 473 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 474 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 475 476 /* 477 * Miscellaneous configurable options 478 */ 479 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 480 481 /* 482 * For booting Linux, the board info and command line data 483 * have to be in the first 64 MB of memory, since this is 484 * the maximum mapped by the Linux kernel during initialization. 485 */ 486 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 487 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 488 489 #if defined(CONFIG_CMD_KGDB) 490 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 491 #endif 492 493 /* 494 * Dynamic MTD Partition support with mtdparts 495 */ 496 /* 497 * Environment Configuration 498 */ 499 500 #if defined(CONFIG_TSEC_ENET) 501 #define CONFIG_HAS_ETH0 502 #define CONFIG_HAS_ETH1 503 #endif 504 505 #define CONFIG_HOSTNAME "BSC9132qds" 506 #define CONFIG_ROOTPATH "/opt/nfsroot" 507 #define CONFIG_BOOTFILE "uImage" 508 #define CONFIG_UBOOTPATH "u-boot.bin" 509 510 #ifdef CONFIG_SDCARD 511 #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 512 #else 513 #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0" 514 #endif 515 516 #define CONFIG_EXTRA_ENV_SETTINGS \ 517 "netdev=eth0\0" \ 518 "uboot=" CONFIG_UBOOTPATH "\0" \ 519 "loadaddr=1000000\0" \ 520 "bootfile=uImage\0" \ 521 "consoledev=ttyS0\0" \ 522 "ramdiskaddr=2000000\0" \ 523 "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 524 "fdtaddr=1e00000\0" \ 525 "fdtfile=bsc9132qds.dtb\0" \ 526 "bdev=sda1\0" \ 527 CONFIG_DEF_HWCONFIG\ 528 "othbootargs=mem=880M ramdisk_size=600000 " \ 529 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \ 530 "isolcpus=0\0" \ 531 "usbext2boot=setenv bootargs root=/dev/ram rw " \ 532 "console=$consoledev,$baudrate $othbootargs; " \ 533 "usb start;" \ 534 "ext2load usb 0:4 $loadaddr $bootfile;" \ 535 "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 536 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 537 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 538 "debug_halt_off=mw ff7e0e30 0xf0000000;" 539 540 #define CONFIG_NFSBOOTCOMMAND \ 541 "setenv bootargs root=/dev/nfs rw " \ 542 "nfsroot=$serverip:$rootpath " \ 543 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 544 "console=$consoledev,$baudrate $othbootargs;" \ 545 "tftp $loadaddr $bootfile;" \ 546 "tftp $fdtaddr $fdtfile;" \ 547 "bootm $loadaddr - $fdtaddr" 548 549 #define CONFIG_HDBOOT \ 550 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ 551 "console=$consoledev,$baudrate $othbootargs;" \ 552 "usb start;" \ 553 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ 554 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ 555 "bootm $loadaddr - $fdtaddr" 556 557 #define CONFIG_RAMBOOTCOMMAND \ 558 "setenv bootargs root=/dev/ram rw " \ 559 "console=$consoledev,$baudrate $othbootargs; " \ 560 "tftp $ramdiskaddr $ramdiskfile;" \ 561 "tftp $loadaddr $bootfile;" \ 562 "tftp $fdtaddr $fdtfile;" \ 563 "bootm $loadaddr $ramdiskaddr $fdtaddr" 564 565 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 566 567 #include <asm/fsl_secure_boot.h> 568 569 #endif /* __CONFIG_H */ 570