Home
last modified time | relevance | path

Searched defs:CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC (Results 1 – 11 of 11) sorted by relevance

/openbmc/u-boot/board/terasic/de1-soc/qts/
H A Dsdram_config.h51 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/terasic/de0-nano-soc/qts/
H A Dsdram_config.h30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/terasic/sockit/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/devboards/dbm-soc1/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/altera/arria5-socdk/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 26 macro
/openbmc/u-boot/board/is1/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/altera/cyclone5-socdk/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/samtec/vining_fpga/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/sr1500/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro
/openbmc/u-boot/board/ebv/socrates/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 17 macro
/openbmc/u-boot/board/terasic/de10-nano/qts/
H A Dsdram_config.h47 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 macro