# SPDX-License-Identifier: GPL-2.0 %YAML 1.2 --- $id: http://devicetree.org/schemas/usb/rockchip,dwc3.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Rockchip SuperSpeed DWC3 USB SoC controller maintainers: - Heiko Stuebner description: The common content of the node is defined in snps,dwc3.yaml. Phy documentation is provided in the following places. USB2.0 PHY Documentation/devicetree/bindings/phy/phy-rockchip-inno-usb2.yaml Type-C PHY Documentation/devicetree/bindings/phy/phy-rockchip-typec.txt allOf: - $ref: snps,dwc3.yaml# select: properties: compatible: contains: enum: - rockchip,rk3399-dwc3 required: - compatible properties: compatible: items: - enum: - rockchip,rk3399-dwc3 - const: snps,dwc3 reg: maxItems: 1 interrupts: maxItems: 1 clocks: items: - description: Controller reference clock, must to be 24 MHz - description: Controller suspend clock, must to be 24 MHz or 32 KHz - description: Master/Core clock, must to be >= 62.5 MHz for SS operation and >= 30MHz for HS operation - description: Controller grf clock clock-names: items: - const: ref_clk - const: suspend_clk - const: bus_clk - const: grf_clk power-domains: maxItems: 1 resets: maxItems: 1 reset-names: const: usb3-otg unevaluatedProperties: false required: - compatible - reg - interrupts - clocks - clock-names examples: - | #include #include bus { #address-cells = <2>; #size-cells = <2>; usbdrd3_0: usb@fe800000 { compatible = "rockchip,rk3399-dwc3", "snps,dwc3"; reg = <0x0 0xfe800000 0x0 0x100000>; interrupts = ; clocks = <&cru SCLK_USB3OTG0_REF>, <&cru SCLK_USB3OTG0_SUSPEND>, <&cru ACLK_USB3OTG0>, <&cru ACLK_USB3_GRF>; clock-names = "ref_clk", "suspend_clk", "bus_clk", "grf_clk"; dr_mode = "otg"; }; };