Lines Matching +full:0 +full:x70
34 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
41 #define CONFIG_FEC_MXC_PHYADDR 0x1F
51 #define CONFIG_MXC_USB_FLAGS 0
54 #define CONFIG_SYS_I2C_RTC_ADDR 0x30
69 #define CONFIG_SYS_DIALOG_PMIC_I2C_ADDR 0x48
70 #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x8
80 #define CONFIG_LOADADDR 0x72000000 /* loadaddr env var */
83 "nfsserver=192.168.252.95\0" \
84 "gatewayip=192.168.252.95\0" \
85 "netmask=255.255.255.0\0" \
86 "ipaddr=192.168.252.99\0" \
87 "kernsize=0x2000\0" \
88 "use_dhcp=0\0" \
89 "nfsroot=/opt/springdale/rd\0" \
91 "${kern_ipconf} nfsroot=${nfsserver}:${nfsroot},v3,tcp rw\0" \
95 "set getcmd tftp; fi\0" \
97 "${nfsserver}:${image}; bootm ${loadaddr}\0" \
101 "image=/boot/fitImage\0" \
102 "fdt_high=0xffffffff\0" \
103 "dev=mmc\0" \
104 "devnum=0\0" \
105 "rootdev=mmcblk0p\0" \
106 "quiet=quiet loglevel=0\0" \
107 "console=" CONSOLE_DEV "\0" \
108 "lvds=ldb\0" \
110 "vt.global_cursor_default=0 bootcause=${bootcause} ${quiet} " \
111 "console=${console} ${rtc_status}\0" \
113 "rootwait ${bootargs}\0" \
114 "doquiet=if ext2load ${dev} ${devnum}:5 0x7000A000 /boot/console; " \
115 "then setenv quiet; fi\0" \
116 "hasfirstboot=ext2load ${dev} ${devnum}:${partnum} 0x7000A000 " \
117 "/boot/bootcause/firstboot\0" \
118 "swappartitions=setexpr partnum 3 - ${partnum}\0" \
127 "mw.b 0x7000A000 0xbc; " \
128 "mw.b 0x7000A001 0x00; " \
129 "ext4write ${dev} ${devnum}:5 0x7000A000 /boot/failures 2\0" \
133 "run hasfirstboot || setenv partnum 0; " \
134 "if test ${partnum} != 0; then " \
138 "run failbootcmd\0" \
140 "ext2load ${dev} ${devnum}:${partnum} ${loadaddr} ${image}\0" \
145 "bootm ${loadaddr}\0" \
149 "setenv partnum 0 && echo MISSING IMAGE;" \
151 "run failbootcmd\0" \
153 "lcd:800x480-24@60,monitor=lcd\0" \
171 #define CONFIG_SYS_MEMTEST_START 0x70000000
172 #define CONFIG_SYS_MEMTEST_END 0x70010000
178 #define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size)
195 #define CONFIG_SYS_MMC_ENV_DEV 0
205 #define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \
206 {0, {{I2C_MUX_PCA9547, 0x70, 0} } }, \
207 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
208 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
209 {0, {{I2C_MUX_PCA9547, 0x70, 3} } }, \
210 {0, {{I2C_MUX_PCA9547, 0x70, 4} } }, \
211 {0, {{I2C_MUX_PCA9547, 0x70, 5} } }, \
212 {0, {{I2C_MUX_PCA9547, 0x70, 6} } }, \
213 {0, {{I2C_MUX_PCA9547, 0x70, 7} } }, \