Lines Matching +full:0 +full:x31100000
84 #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
89 #define CONFIG_SYS_SICRH 0x00000000
90 #define CONFIG_SYS_SICRL 0x00000000
95 #define CONFIG_SYS_OBIR 0x31100000
102 #define CONFIG_SYS_IMMR 0xE0000000
107 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
115 /* 0x80080001 */ /* ODT 150ohm on SoC */
124 #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
132 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
138 /* 0x80010202 */
139 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
140 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
141 | (0 << TIMING_CFG0_WRT_SHIFT) \
142 | (0 << TIMING_CFG0_RRT_SHIFT) \
143 | (0 << TIMING_CFG0_WWT_SHIFT) \
148 /* 0x00620802 */
157 /* 0x3935d322 */
165 /* 0x131088c8 */
166 #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
167 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
168 /* 0x03E00100 */
169 #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
170 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
171 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
172 | (0x1432 << SDRAM_MODE_SD_SHIFT))
174 #define CONFIG_SYS_DDR_MODE2 0x00000000
181 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
182 #define CONFIG_SYS_MEMTEST_END 0x00140000
203 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
204 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
213 #define CONFIG_SYS_LBC_LBCR 0x00000000
219 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
239 /* 0xFE000FF7 */
251 #define CONFIG_SYS_BCSR 0xF8000000
260 /* 0xF8000801 */
269 /* 0xFFFFE9F7 */
277 #define CONFIG_SYS_NAND_BASE 0xE0600000
291 /* 0xFFFF919E */
301 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
306 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
307 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
313 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
314 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
315 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
321 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
327 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
329 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
330 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
332 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
333 #define CONFIG_SYS_PCI_IO_BASE 0x00000000
334 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
335 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
338 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
339 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
341 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
342 #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
343 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
344 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
345 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
346 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
347 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
348 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
349 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
351 #define CONFIG_SYS_PCIE2_BASE 0xC0000000
352 #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
353 #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
354 #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
355 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
356 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
357 #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
358 #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
359 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
375 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
381 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
383 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
397 #define TSEC1_PHYIDX 0
398 #define TSEC2_PHYIDX 0
402 /* Options are: TSEC[0-1] */
407 #define CONFIG_FSL_SERDES1 0xe3000
408 #define CONFIG_FSL_SERDES2 0xe3100
415 #define CONFIG_SYS_SATA1_OFFSET 0x18000
419 #define CONFIG_SYS_SATA2_OFFSET 0x19000
433 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
434 #define CONFIG_ENV_SIZE 0x2000
436 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
437 #define CONFIG_ENV_SIZE 0x2000
462 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
475 #define CONFIG_SYS_HID0_INIT 0x000000000
487 #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
579 #define CONFIG_SYS_IBAT6L (0)
580 #define CONFIG_SYS_IBAT6U (0)
581 #define CONFIG_SYS_IBAT7L (0)
582 #define CONFIG_SYS_IBAT7U (0)
607 "netdev=eth0\0" \
608 "consoledev=ttyS0\0" \
609 "ramdiskaddr=1000000\0" \
610 "ramdiskfile=ramfs.83xx\0" \
611 "fdtaddr=780000\0" \
612 "fdtfile=mpc8379_mds.dtb\0" \