Lines Matching refs:dwc3_reg

27 void dwc3_set_mode(struct dwc3 *dwc3_reg, u32 mode)  in dwc3_set_mode()  argument
29 clrsetbits_le32(&dwc3_reg->g_ctl, in dwc3_set_mode()
34 static void dwc3_phy_reset(struct dwc3 *dwc3_reg) in dwc3_phy_reset() argument
37 setbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST); in dwc3_phy_reset()
40 setbits_le32(&dwc3_reg->g_usb2phycfg, DWC3_GUSB2PHYCFG_PHYSOFTRST); in dwc3_phy_reset()
45 clrbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST); in dwc3_phy_reset()
48 clrbits_le32(&dwc3_reg->g_usb2phycfg, DWC3_GUSB2PHYCFG_PHYSOFTRST); in dwc3_phy_reset()
51 void dwc3_core_soft_reset(struct dwc3 *dwc3_reg) in dwc3_core_soft_reset() argument
54 setbits_le32(&dwc3_reg->g_ctl, DWC3_GCTL_CORESOFTRESET); in dwc3_core_soft_reset()
57 dwc3_phy_reset(dwc3_reg); in dwc3_core_soft_reset()
62 clrbits_le32(&dwc3_reg->g_ctl, DWC3_GCTL_CORESOFTRESET); in dwc3_core_soft_reset()
65 int dwc3_core_init(struct dwc3 *dwc3_reg) in dwc3_core_init() argument
71 revision = readl(&dwc3_reg->g_snpsid); in dwc3_core_init()
78 dwc3_core_soft_reset(dwc3_reg); in dwc3_core_init()
80 dwc3_hwparams1 = readl(&dwc3_reg->g_hwparams1); in dwc3_core_init()
82 reg = readl(&dwc3_reg->g_ctl); in dwc3_core_init()
102 writel(reg, &dwc3_reg->g_ctl); in dwc3_core_init()
107 void dwc3_set_fladj(struct dwc3 *dwc3_reg, u32 val) in dwc3_set_fladj() argument
109 setbits_le32(&dwc3_reg->g_fladj, GFLADJ_30MHZ_REG_SEL | in dwc3_set_fladj()
118 struct dwc3 *dwc3_reg; in xhci_dwc3_probe() local
131 dwc3_reg = (struct dwc3 *)((char *)(hccr) + DWC3_REG_OFFSET); in xhci_dwc3_probe()
133 dwc3_core_init(dwc3_reg); in xhci_dwc3_probe()
140 dwc3_set_mode(dwc3_reg, dr_mode); in xhci_dwc3_probe()