Lines Matching +full:0 +full:x98000000
125 * 0 0xa0000000 0x00000000 1 64M 0 0
126 * 1 0xa4000000 0x04000000 1 16M 0 0
127 * 2 0xa6000000 0x08000000 1 16M 0 0
128 * 9 0x88000000 0x48000000 1 128M 1 1
129 * 10 0x90000000 0x50000000 1 128M 1 1
130 * 11 0x98000000 0x58000000 1 128M 1 1
131 * 13 0xa8000000 0x48000000 1 128M 0 0
132 * 14 0xb0000000 0x50000000 1 128M 0 0
133 * 15 0xb8000000 0x58000000 1 128M 0 0
168 PXCR_D: .word 0x0000
170 PHCR_D: .word 0x00c0
171 PJCR_D: .word 0xc3fc
172 PKCR_D: .word 0x03ff
173 PMCR_D: .word 0xffff
174 PNCR_D: .word 0xf0c3
176 PEPUPR_D: .long 0xff
177 PHPUPR_D: .long 0x00
178 PJPUPR_D: .long 0x00
179 PKPUPR_D: .long 0x00
180 PLPUPR_D: .long 0x00
181 PMPUPR_D: .long 0xfc
182 PNPUPR_D: .long 0x00
183 PPUPR1_D: .word 0xffbf
184 PPUPR2_D: .word 0xff00
185 P1MSELR_D: .word 0x3780
186 P2MSELR_D: .word 0x0000
188 #define GPIO_BASE 0xffe70000
189 PACR_A: .long GPIO_BASE + 0x00
190 PBCR_A: .long GPIO_BASE + 0x02
191 PCCR_A: .long GPIO_BASE + 0x04
192 PDCR_A: .long GPIO_BASE + 0x06
193 PECR_A: .long GPIO_BASE + 0x08
194 PFCR_A: .long GPIO_BASE + 0x0a
195 PGCR_A: .long GPIO_BASE + 0x0c
196 PHCR_A: .long GPIO_BASE + 0x0e
197 PJCR_A: .long GPIO_BASE + 0x10
198 PKCR_A: .long GPIO_BASE + 0x12
199 PLCR_A: .long GPIO_BASE + 0x14
200 PMCR_A: .long GPIO_BASE + 0x16
201 PNCR_A: .long GPIO_BASE + 0x18
202 PPCR_A: .long GPIO_BASE + 0x1a
203 PQCR_A: .long GPIO_BASE + 0x1c
204 PRCR_A: .long GPIO_BASE + 0x1e
205 PEPUPR_A: .long GPIO_BASE + 0x48
206 PHPUPR_A: .long GPIO_BASE + 0x4e
207 PJPUPR_A: .long GPIO_BASE + 0x50
208 PKPUPR_A: .long GPIO_BASE + 0x52
209 PLPUPR_A: .long GPIO_BASE + 0x54
210 PMPUPR_A: .long GPIO_BASE + 0x56
211 PNPUPR_A: .long GPIO_BASE + 0x58
212 PPUPR1_A: .long GPIO_BASE + 0x60
213 PPUPR2_A: .long GPIO_BASE + 0x62
214 P1MSELR_A: .long GPIO_BASE + 0x80
215 P2MSELR_A: .long GPIO_BASE + 0x82
217 MMSELR_A: .long 0xfc400020
219 MMSELR_D: .long 0xa5a50005
221 MMSELR_D: .long 0xa5a50002
225 #define DBSC2_BASE 0xfe800000
226 DBSC2_DBSTATE_A: .long DBSC2_BASE + 0x0c
227 DBSC2_DBEN_A: .long DBSC2_BASE + 0x10
228 DBSC2_DBCMDCNT_A: .long DBSC2_BASE + 0x14
229 DBSC2_DBCONF_A: .long DBSC2_BASE + 0x20
230 DBSC2_DBTR0_A: .long DBSC2_BASE + 0x30
231 DBSC2_DBTR1_A: .long DBSC2_BASE + 0x34
232 DBSC2_DBTR2_A: .long DBSC2_BASE + 0x38
233 DBSC2_DBRFCNT0_A: .long DBSC2_BASE + 0x40
234 DBSC2_DBRFCNT1_A: .long DBSC2_BASE + 0x44
235 DBSC2_DBRFCNT2_A: .long DBSC2_BASE + 0x48
236 DBSC2_DBRFSTS_A: .long DBSC2_BASE + 0x4c
237 DBSC2_DBFREQ_A: .long DBSC2_BASE + 0x50
238 DBSC2_DBDICODTOCD_A:.long DBSC2_BASE + 0x54
239 DBSC2_DBMRCNT_A: .long DBSC2_BASE + 0x60
240 DDR_DUMMY_ACCESS_A: .long 0x40000000
242 DBSC2_DBCONF_D: .long 0x00630002
243 DBSC2_DBTR0_D: .long 0x050b1f04
244 DBSC2_DBTR1_D: .long 0x00040204
245 DBSC2_DBTR2_D: .long 0x02100308
246 DBSC2_DBFREQ_D1: .long 0x00000000
247 DBSC2_DBFREQ_D2: .long 0x00000100
248 DBSC2_DBDICODTOCD_D:.long 0x000f0907
250 DBSC2_DBCMDCNT_D_CKE_H: .long 0x00000003
251 DBSC2_DBCMDCNT_D_PALL: .long 0x00000002
252 DBSC2_DBCMDCNT_D_REF: .long 0x00000004
254 DBSC2_DBMRCNT_D_EMRS2: .long 0x00020000
255 DBSC2_DBMRCNT_D_EMRS3: .long 0x00030000
256 DBSC2_DBMRCNT_D_EMRS1_1: .long 0x00010006
257 DBSC2_DBMRCNT_D_EMRS1_2: .long 0x00010386
258 DBSC2_DBMRCNT_D_MRS_1: .long 0x00000952
259 DBSC2_DBMRCNT_D_MRS_2: .long 0x00000852
261 DBSC2_DBEN_D: .long 0x00000001
263 DBSC2_DBPDCNT0_D3: .long 0x00000080
264 DBSC2_DBRFCNT1_D: .long 0x00000926
265 DBSC2_DBRFCNT2_D: .long 0x00fe00fe
266 DBSC2_DBRFCNT0_D: .long 0x00010000
271 PASCR_A: .long 0xff000070
272 PASCR_32BIT_MODE: .long 0x80000000 /* check booting mode */
290 BCR_D: .long 0x80000003
291 CS0BCR_D: .long 0x22222340
292 CS0WCR_D: .long 0x00111118
293 CS1BCR_D: .long 0x11111100
294 CS1WCR_D: .long 0x33333303
295 CS4BCR_D: .long 0x11111300
296 CS4WCR_D: .long 0x00101012
299 CS_USB_BCR_D: .long 0x11111200
300 CS_USB_WCR_D: .long 0x00020005
303 CS_SD_BCR_D: .long 0x00000300
304 CS_SD_WCR_D: .long 0x00030108
307 CS_I2C_BCR_D: .long 0x11111100
308 CS_I2C_WCR_D: .long 0x00000003
312 PMB_ADDR_FLASH_A: .long PMB_ADDR_BASE(0)
322 PMB_ADDR_FLASH_D: .long mk_pmb_addr_val(0xa0)
323 PMB_ADDR_CPLD_D: .long mk_pmb_addr_val(0xa4)
324 PMB_ADDR_USB_D: .long mk_pmb_addr_val(0xa6)
325 PMB_ADDR_DDR_C1_D: .long mk_pmb_addr_val(0x88)
326 PMB_ADDR_DDR_C2_D: .long mk_pmb_addr_val(0x90)
327 PMB_ADDR_DDR_C3_D: .long mk_pmb_addr_val(0x98)
328 PMB_ADDR_DDR_N1_D: .long mk_pmb_addr_val(0xa8)
329 PMB_ADDR_DDR_N2_D: .long mk_pmb_addr_val(0xb0)
330 PMB_ADDR_DDR_N3_D: .long mk_pmb_addr_val(0xb8)
332 PMB_DATA_FLASH_A: .long PMB_DATA_BASE(0)
343 PMB_DATA_FLASH_D: .long mk_pmb_data_val(0x00, 1, 1, 0, 1, 0, 1)
344 PMB_DATA_CPLD_D: .long mk_pmb_data_val(0x04, 1, 1, 0, 0, 0, 1)
345 PMB_DATA_USB_D: .long mk_pmb_data_val(0x08, 1, 1, 0, 0, 0, 1)
346 PMB_DATA_DDR_C1_D: .long mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
347 PMB_DATA_DDR_C2_D: .long mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1)
348 PMB_DATA_DDR_C3_D: .long mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1)
349 PMB_DATA_DDR_N1_D: .long mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
350 PMB_DATA_DDR_N2_D: .long mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1)
351 PMB_DATA_DDR_N3_D: .long mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1)
353 DUMMY_ADDR: .long 0xa0000000
354 PASCR_29BIT_D: .long 0x00000000
355 PASCR_INIT: .long 0x80000080 /* check booting mode */
356 MMUCR_A: .long 0xff000010
357 MMUCR_D: .long 0x00000004 /* clear ITLB */
360 CCR_A: .long 0xff00001c
361 CCR_D: .long 0x0000090b