Lines Matching defs:ccsr_cluster_l2

3053 struct ccsr_cluster_l2 {  struct
3054 u32 l2csr0; /* 0x000 L2 cache control and status register 0 */
3055 u32 l2csr1; /* 0x004 L2 cache control and status register 1 */
3056 u32 l2cfg0; /* 0x008 L2 cache configuration register 0 */
3057 u8 res_0c[500];/* 0x00c - 0x1ff */
3058 u32 l2pir0; /* 0x200 L2 cache partitioning ID register 0 */
3059 u8 res_204[4];
3060 u32 l2par0; /* 0x208 L2 cache partitioning allocation register 0 */
3061 u32 l2pwr0; /* 0x20c L2 cache partitioning way register 0 */
3062 u32 l2pir1; /* 0x210 L2 cache partitioning ID register 1 */
3063 u8 res_214[4];
3064 u32 l2par1; /* 0x218 L2 cache partitioning allocation register 1 */
3065 u32 l2pwr1; /* 0x21c L2 cache partitioning way register 1 */
3066 u32 u2pir2; /* 0x220 L2 cache partitioning ID register 2 */
3067 u8 res_224[4];
3068 u32 l2par2; /* 0x228 L2 cache partitioning allocation register 2 */
3069 u32 l2pwr2; /* 0x22c L2 cache partitioning way register 2 */
3070 u32 l2pir3; /* 0x230 L2 cache partitioning ID register 3 */
3071 u8 res_234[4];
3072 u32 l2par3; /* 0x238 L2 cache partitining allocation register 3 */
3073 u32 l2pwr3; /* 0x23c L2 cache partitining way register 3 */
3074 u32 l2pir4; /* 0x240 L2 cache partitioning ID register 3 */
3075 u8 res244[4];
3076 u32 l2par4; /* 0x248 L2 cache partitioning allocation register 3 */
3077 u32 l2pwr4; /* 0x24c L2 cache partitioning way register 3 */
3078 u32 l2pir5; /* 0x250 L2 cache partitioning ID register 3 */
3079 u8 res_254[4];
3080 u32 l2par5; /* 0x258 L2 cache partitioning allocation register 3 */
3081 u32 l2pwr5; /* 0x25c L2 cache partitioning way register 3 */
3082 u32 l2pir6; /* 0x260 L2 cache partitioning ID register 3 */
3083 u8 res_264[4];
3084 u32 l2par6; /* 0x268 L2 cache partitioning allocation register 3 */
3085 u32 l2pwr6; /* 0x26c L2 cache partitioning way register 3 */
3086 u32 l2pir7; /* 0x270 L2 cache partitioning ID register 3 */
3087 u8 res274[4];
3088 u32 l2par7; /* 0x278 L2 cache partitioning allocation register 3 */
3089 u32 l2pwr7; /* 0x27c L2 cache partitioning way register 3 */
3090 u8 res_280[0xb80]; /* 0x280 - 0xdff */
3091 u32 l2errinjhi; /* 0xe00 L2 cache error injection mask high */
3092 u32 l2errinjlo; /* 0xe04 L2 cache error injection mask low */
3093 u32 l2errinjctl;/* 0xe08 L2 cache error injection control */
3094 u8 res_e0c[20]; /* 0xe0c - 0x01f */
3095 u32 l2captdatahi; /* 0xe20 L2 cache error capture data high */
3096 u32 l2captdatalo; /* 0xe24 L2 cache error capture data low */
3097 u32 l2captecc; /* 0xe28 L2 cache error capture ECC syndrome */
3098 u8 res_e2c[20]; /* 0xe2c - 0xe3f */
3099 u32 l2errdet; /* 0xe40 L2 cache error detect */
3100 u32 l2errdis; /* 0xe44 L2 cache error disable */
3101 u32 l2errinten; /* 0xe48 L2 cache error interrupt enable */
3102 u32 l2errattr; /* 0xe4c L2 cache error attribute */
3103 u32 l2erreaddr; /* 0xe50 L2 cache error extended address */
3104 u32 l2erraddr; /* 0xe54 L2 cache error address */
3105 u32 l2errctl; /* 0xe58 L2 cache error control */