Lines Matching defs:rl

181 #define GEN_HELPER_RRR(name, rl, rh, al1, ah1, arg2) do {    \  argument
190 #define GEN_HELPER_RR(name, rl, rh, arg1, arg2) do { \ argument
228 static void gen_st_2regs_64(TCGv rh, TCGv rl, TCGv address, DisasContext *ctx) in gen_st_2regs_64()
236 static void gen_offset_st_2regs(TCGv rh, TCGv rl, TCGv base, int16_t con, in gen_offset_st_2regs()
244 static void gen_ld_2regs_64(TCGv rh, TCGv rl, TCGv address, DisasContext *ctx) in gen_ld_2regs_64()
253 static void gen_offset_ld_2regs(TCGv rh, TCGv rl, TCGv base, int16_t con, in gen_offset_ld_2regs()
1069 gen_m16add64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_m16add64_q()
1096 gen_m16adds64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_m16adds64_q()
1122 gen_madd64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_madd64_q()
1188 gen_madds64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_madds64_q()
1798 gen_m16sub64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_m16sub64_q()
1825 gen_m16subs64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_m16subs64_q()
1851 gen_msub64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_msub64_q()
1922 gen_msubs64_q(TCGv rl, TCGv rh, TCGv arg1_low, TCGv arg1_high, TCGv arg2, in gen_msubs64_q()
2259 gen_mul_q(TCGv rl, TCGv rh, TCGv arg1, TCGv arg2, uint32_t n, uint32_t up_shift) in gen_mul_q()
2742 static inline void gen_bsplit(TCGv rl, TCGv rh, TCGv r1) in gen_bsplit()
2750 static inline void gen_unpack(TCGv rl, TCGv rh, TCGv r1) in gen_unpack()
2759 gen_dvinit_b(DisasContext *ctx, TCGv rl, TCGv rh, TCGv r1, TCGv r2) in gen_dvinit_b()
2772 gen_dvinit_h(DisasContext *ctx, TCGv rl, TCGv rh, TCGv r1, TCGv r2) in gen_dvinit_h()