Lines Matching +full:pcie +full:- +full:host +full:- +full:1
1 // SPDX-License-Identifier: GPL-2.0
3 * PCIe driver for Renesas R-Car SoCs
4 * Copyright (C) 2014-2020 Renesas Electronics Europe Ltd
7 * arch/sh/drivers/pci/pcie-sh7786.c
8 * arch/sh/drivers/pci/ops-sh7786.c
9 * Copyright (C) 2009 - 2011 Paul Mundt
16 #include <linux/clk-provider.h>
33 #include "pcie-rcar.h"
44 /* Structure representing the PCIe interface */
46 struct rcar_pcie pcie; member
50 int (*phy_init_fn)(struct rcar_pcie_host *host);
64 ret = -EINVAL; in rcar_pcie_wakeup()
71 * Test if the PCIe controller received PM_ENTER_L1 DLLP and in rcar_pcie_wakeup()
72 * the PCIe controller is not in L1 link state. If true, apply in rcar_pcie_wakeup()
98 static u32 rcar_read_conf(struct rcar_pcie *pcie, int where) in rcar_read_conf() argument
101 u32 val = rcar_pci_read_reg(pcie, where & ~3); in rcar_read_conf()
108 " .arch armv7-a\n" \
109 "1: " instr " %1, [%2]\n" \
118 " .long 1b, 4b\n" \
123 static int rcar_pci_write_reg_workaround(struct rcar_pcie *pcie, u32 val, in rcar_pci_write_reg_workaround() argument
130 : "+r"(error):"r"(val), "r"(pcie->base + reg) : "memory"); in rcar_pci_write_reg_workaround()
132 rcar_pci_write_reg(pcie, val, reg); in rcar_pci_write_reg_workaround()
137 static int rcar_pci_read_reg_workaround(struct rcar_pcie *pcie, u32 *val, in rcar_pci_read_reg_workaround() argument
144 : "+r"(error), "=r"(*val) : "r"(pcie->base + reg) : "memory"); in rcar_pci_read_reg_workaround()
149 *val = rcar_pci_read_reg(pcie, reg); in rcar_pci_read_reg_workaround()
155 static int rcar_pcie_config_access(struct rcar_pcie_host *host, in rcar_pcie_config_access() argument
159 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_config_access() local
164 ret = rcar_pcie_wakeup(pcie->dev, pcie->base); in rcar_pcie_config_access()
176 * While each channel has its own memory-mapped extended config in rcar_pcie_config_access()
179 * itself with either type 0 or type 1 accesses, and indeed, any in rcar_pcie_config_access()
184 * the same channel <-> device access works for any PCI_SLOT() in rcar_pcie_config_access()
186 * space to devfn 0 in order to enable self-enumeration. In this in rcar_pcie_config_access()
195 *data = rcar_pci_read_reg(pcie, PCICONF(index)); in rcar_pcie_config_access()
197 rcar_pci_write_reg(pcie, *data, PCICONF(index)); in rcar_pcie_config_access()
203 rcar_pci_write_reg(pcie, rcar_pci_read_reg(pcie, PCIEERRFR), PCIEERRFR); in rcar_pcie_config_access()
206 rcar_pci_write_reg(pcie, PCIE_CONF_BUS(bus->number) | in rcar_pcie_config_access()
210 if (pci_is_root_bus(bus->parent)) in rcar_pcie_config_access()
211 rcar_pci_write_reg(pcie, PCIECCTLR_CCIE | TYPE0, PCIECCTLR); in rcar_pcie_config_access()
213 rcar_pci_write_reg(pcie, PCIECCTLR_CCIE | TYPE1, PCIECCTLR); in rcar_pcie_config_access()
216 if (rcar_pci_read_reg(pcie, PCIEERRFR) & UNSUPPORTED_REQUEST) in rcar_pcie_config_access()
220 if (rcar_read_conf(pcie, RCONF(PCI_STATUS)) & in rcar_pcie_config_access()
225 ret = rcar_pci_read_reg_workaround(pcie, data, PCIECDR); in rcar_pcie_config_access()
227 ret = rcar_pci_write_reg_workaround(pcie, *data, PCIECDR); in rcar_pcie_config_access()
230 rcar_pci_write_reg(pcie, 0, PCIECCTLR); in rcar_pcie_config_access()
238 struct rcar_pcie_host *host = bus->sysdata; in rcar_pcie_read_conf() local
241 ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_READ, in rcar_pcie_read_conf()
246 if (size == 1) in rcar_pcie_read_conf()
251 dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n", in rcar_pcie_read_conf()
252 bus->number, devfn, where, size, *val); in rcar_pcie_read_conf()
261 struct rcar_pcie_host *host = bus->sysdata; in rcar_pcie_write_conf() local
266 ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_READ, in rcar_pcie_write_conf()
271 dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n", in rcar_pcie_write_conf()
272 bus->number, devfn, where, size, val); in rcar_pcie_write_conf()
274 if (size == 1) { in rcar_pcie_write_conf()
285 ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_WRITE, in rcar_pcie_write_conf()
296 static void rcar_pcie_force_speedup(struct rcar_pcie *pcie) in rcar_pcie_force_speedup() argument
298 struct device *dev = pcie->dev; in rcar_pcie_force_speedup()
302 if ((rcar_pci_read_reg(pcie, MACS2R) & LINK_SPEED) != LINK_SPEED_5_0GTS) in rcar_pcie_force_speedup()
305 if (rcar_pci_read_reg(pcie, MACCTLR) & SPEED_CHANGE) { in rcar_pcie_force_speedup()
310 macsr = rcar_pci_read_reg(pcie, MACSR); in rcar_pcie_force_speedup()
315 rcar_rmw32(pcie, EXPCAP(12), PCI_EXP_LNKSTA_CLS, in rcar_pcie_force_speedup()
319 rcar_rmw32(pcie, MACCGSPSETR, SPCNGRSN, 0); in rcar_pcie_force_speedup()
323 rcar_pci_write_reg(pcie, macsr, MACSR); in rcar_pcie_force_speedup()
326 rcar_rmw32(pcie, MACCTLR, SPEED_CHANGE, SPEED_CHANGE); in rcar_pcie_force_speedup()
328 while (timeout--) { in rcar_pcie_force_speedup()
329 macsr = rcar_pci_read_reg(pcie, MACSR); in rcar_pcie_force_speedup()
332 rcar_pci_write_reg(pcie, macsr, MACSR); in rcar_pcie_force_speedup()
340 msleep(1); in rcar_pcie_force_speedup()
350 static void rcar_pcie_hw_enable(struct rcar_pcie_host *host) in rcar_pcie_hw_enable() argument
352 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_hw_enable() local
353 struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host); in rcar_pcie_hw_enable()
359 rcar_pcie_force_speedup(pcie); in rcar_pcie_hw_enable()
362 resource_list_for_each_entry(win, &bridge->windows) { in rcar_pcie_hw_enable()
363 struct resource *res = win->res; in rcar_pcie_hw_enable()
365 if (!res->flags) in rcar_pcie_hw_enable()
371 rcar_pcie_set_outbound(pcie, i, win); in rcar_pcie_hw_enable()
378 static int rcar_pcie_enable(struct rcar_pcie_host *host) in rcar_pcie_enable() argument
380 struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host); in rcar_pcie_enable()
382 rcar_pcie_hw_enable(host); in rcar_pcie_enable()
386 bridge->sysdata = host; in rcar_pcie_enable()
387 bridge->ops = &rcar_pcie_ops; in rcar_pcie_enable()
392 static int phy_wait_for_ack(struct rcar_pcie *pcie) in phy_wait_for_ack() argument
394 struct device *dev = pcie->dev; in phy_wait_for_ack()
397 while (timeout--) { in phy_wait_for_ack()
398 if (rcar_pci_read_reg(pcie, H1_PCIEPHYADRR) & PHY_ACK) in phy_wait_for_ack()
404 dev_err(dev, "Access to PCIe phy timed out\n"); in phy_wait_for_ack()
406 return -ETIMEDOUT; in phy_wait_for_ack()
409 static void phy_write_reg(struct rcar_pcie *pcie, in phy_write_reg() argument
416 ((rate & 1) << RATE_POS) | in phy_write_reg()
421 rcar_pci_write_reg(pcie, data, H1_PCIEPHYDOUTR); in phy_write_reg()
422 rcar_pci_write_reg(pcie, phyaddr, H1_PCIEPHYADRR); in phy_write_reg()
425 phy_wait_for_ack(pcie); in phy_write_reg()
428 rcar_pci_write_reg(pcie, 0, H1_PCIEPHYDOUTR); in phy_write_reg()
429 rcar_pci_write_reg(pcie, 0, H1_PCIEPHYADRR); in phy_write_reg()
432 phy_wait_for_ack(pcie); in phy_write_reg()
435 static int rcar_pcie_hw_init(struct rcar_pcie *pcie) in rcar_pcie_hw_init() argument
440 rcar_pci_write_reg(pcie, 0, PCIETCTLR); in rcar_pcie_hw_init()
443 rcar_pci_write_reg(pcie, 1, PCIEMSR); in rcar_pcie_hw_init()
445 err = rcar_pcie_wait_for_phyrdy(pcie); in rcar_pcie_hw_init()
450 * Initial header for port config space is type 1, set the device in rcar_pcie_hw_init()
454 rcar_pci_write_reg(pcie, PCI_CLASS_BRIDGE_PCI_NORMAL << 8, IDSETR1); in rcar_pcie_hw_init()
460 rcar_rmw32(pcie, RCONF(PCI_SECONDARY_BUS), 0xff, 1); in rcar_pcie_hw_init()
461 rcar_rmw32(pcie, RCONF(PCI_SUBORDINATE_BUS), 0xff, 1); in rcar_pcie_hw_init()
464 rcar_rmw32(pcie, REXPCAP(0), 0xff, PCI_CAP_ID_EXP); in rcar_pcie_hw_init()
465 rcar_rmw32(pcie, REXPCAP(PCI_EXP_FLAGS), in rcar_pcie_hw_init()
467 rcar_rmw32(pcie, RCONF(PCI_HEADER_TYPE), 0x7f, in rcar_pcie_hw_init()
471 rcar_rmw32(pcie, REXPCAP(PCI_EXP_LNKCAP), PCI_EXP_LNKCAP_DLLLARC, in rcar_pcie_hw_init()
475 rcar_rmw32(pcie, REXPCAP(PCI_EXP_SLTCAP), PCI_EXP_SLTCAP_PSN, 0); in rcar_pcie_hw_init()
478 rcar_rmw32(pcie, TLCTLR + 1, 0x3f, 50); in rcar_pcie_hw_init()
481 rcar_rmw32(pcie, RVCCAP(0), 0xfff00000, 0); in rcar_pcie_hw_init()
485 rcar_pci_write_reg(pcie, 0x801f0000, PCIEMSITXR); in rcar_pcie_hw_init()
487 rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR); in rcar_pcie_hw_init()
489 /* Finish initialization - establish a PCI Express link */ in rcar_pcie_hw_init()
490 rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR); in rcar_pcie_hw_init()
493 err = rcar_pcie_wait_for_dl(pcie); in rcar_pcie_hw_init()
498 rcar_rmw32(pcie, PCIEINTXR, 0, 0xF << 8); in rcar_pcie_hw_init()
505 static int rcar_pcie_phy_init_h1(struct rcar_pcie_host *host) in rcar_pcie_phy_init_h1() argument
507 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_phy_init_h1() local
510 phy_write_reg(pcie, 0, 0x42, 0x1, 0x0EC34191); in rcar_pcie_phy_init_h1()
511 phy_write_reg(pcie, 1, 0x42, 0x1, 0x0EC34180); in rcar_pcie_phy_init_h1()
512 phy_write_reg(pcie, 0, 0x43, 0x1, 0x00210188); in rcar_pcie_phy_init_h1()
513 phy_write_reg(pcie, 1, 0x43, 0x1, 0x00210188); in rcar_pcie_phy_init_h1()
514 phy_write_reg(pcie, 0, 0x44, 0x1, 0x015C0014); in rcar_pcie_phy_init_h1()
515 phy_write_reg(pcie, 1, 0x44, 0x1, 0x015C0014); in rcar_pcie_phy_init_h1()
516 phy_write_reg(pcie, 1, 0x4C, 0x1, 0x786174A0); in rcar_pcie_phy_init_h1()
517 phy_write_reg(pcie, 1, 0x4D, 0x1, 0x048000BB); in rcar_pcie_phy_init_h1()
518 phy_write_reg(pcie, 0, 0x51, 0x1, 0x079EC062); in rcar_pcie_phy_init_h1()
519 phy_write_reg(pcie, 0, 0x52, 0x1, 0x20000000); in rcar_pcie_phy_init_h1()
520 phy_write_reg(pcie, 1, 0x52, 0x1, 0x20000000); in rcar_pcie_phy_init_h1()
521 phy_write_reg(pcie, 1, 0x56, 0x1, 0x00003806); in rcar_pcie_phy_init_h1()
523 phy_write_reg(pcie, 0, 0x60, 0x1, 0x004B03A5); in rcar_pcie_phy_init_h1()
524 phy_write_reg(pcie, 0, 0x64, 0x1, 0x3F0F1F0F); in rcar_pcie_phy_init_h1()
525 phy_write_reg(pcie, 0, 0x66, 0x1, 0x00008000); in rcar_pcie_phy_init_h1()
530 static int rcar_pcie_phy_init_gen2(struct rcar_pcie_host *host) in rcar_pcie_phy_init_gen2() argument
532 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_phy_init_gen2() local
535 * These settings come from the R-Car Series, 2nd Generation User's in rcar_pcie_phy_init_gen2()
536 * Manual, section 50.3.1 (2) Initialization of the physical layer. in rcar_pcie_phy_init_gen2()
538 rcar_pci_write_reg(pcie, 0x000f0030, GEN2_PCIEPHYADDR); in rcar_pcie_phy_init_gen2()
539 rcar_pci_write_reg(pcie, 0x00381203, GEN2_PCIEPHYDATA); in rcar_pcie_phy_init_gen2()
540 rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL); in rcar_pcie_phy_init_gen2()
541 rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL); in rcar_pcie_phy_init_gen2()
543 rcar_pci_write_reg(pcie, 0x000f0054, GEN2_PCIEPHYADDR); in rcar_pcie_phy_init_gen2()
545 rcar_pci_write_reg(pcie, 0x13802007, GEN2_PCIEPHYDATA); in rcar_pcie_phy_init_gen2()
546 rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL); in rcar_pcie_phy_init_gen2()
547 rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL); in rcar_pcie_phy_init_gen2()
552 static int rcar_pcie_phy_init_gen3(struct rcar_pcie_host *host) in rcar_pcie_phy_init_gen3() argument
556 err = phy_init(host->phy); in rcar_pcie_phy_init_gen3()
560 err = phy_power_on(host->phy); in rcar_pcie_phy_init_gen3()
562 phy_exit(host->phy); in rcar_pcie_phy_init_gen3()
569 struct rcar_pcie_host *host = data; in rcar_pcie_msi_irq() local
570 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_msi_irq() local
571 struct rcar_msi *msi = &host->msi; in rcar_pcie_msi_irq()
572 struct device *dev = pcie->dev; in rcar_pcie_msi_irq()
575 reg = rcar_pci_read_reg(pcie, PCIEMSIFR); in rcar_pcie_msi_irq()
577 /* MSI & INTx share an interrupt - we only handle MSI here */ in rcar_pcie_msi_irq()
585 ret = generic_handle_domain_irq(msi->domain->parent, index); in rcar_pcie_msi_irq()
589 rcar_pci_write_reg(pcie, BIT(index), PCIEMSIFR); in rcar_pcie_msi_irq()
593 reg = rcar_pci_read_reg(pcie, PCIEMSIFR); in rcar_pcie_msi_irq()
617 .name = "PCIe MSI",
626 struct rcar_pcie *pcie = &msi_to_host(msi)->pcie; in rcar_msi_irq_ack() local
629 rcar_pci_write_reg(pcie, BIT(d->hwirq), PCIEMSIFR); in rcar_msi_irq_ack()
635 struct rcar_pcie *pcie = &msi_to_host(msi)->pcie; in rcar_msi_irq_mask() local
639 spin_lock_irqsave(&msi->mask_lock, flags); in rcar_msi_irq_mask()
640 value = rcar_pci_read_reg(pcie, PCIEMSIIER); in rcar_msi_irq_mask()
641 value &= ~BIT(d->hwirq); in rcar_msi_irq_mask()
642 rcar_pci_write_reg(pcie, value, PCIEMSIIER); in rcar_msi_irq_mask()
643 spin_unlock_irqrestore(&msi->mask_lock, flags); in rcar_msi_irq_mask()
649 struct rcar_pcie *pcie = &msi_to_host(msi)->pcie; in rcar_msi_irq_unmask() local
653 spin_lock_irqsave(&msi->mask_lock, flags); in rcar_msi_irq_unmask()
654 value = rcar_pci_read_reg(pcie, PCIEMSIIER); in rcar_msi_irq_unmask()
655 value |= BIT(d->hwirq); in rcar_msi_irq_unmask()
656 rcar_pci_write_reg(pcie, value, PCIEMSIIER); in rcar_msi_irq_unmask()
657 spin_unlock_irqrestore(&msi->mask_lock, flags); in rcar_msi_irq_unmask()
662 return -EINVAL; in rcar_msi_set_affinity()
668 struct rcar_pcie *pcie = &msi_to_host(msi)->pcie; in rcar_compose_msi_msg() local
670 msg->address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE; in rcar_compose_msi_msg()
671 msg->address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR); in rcar_compose_msi_msg()
672 msg->data = data->hwirq; in rcar_compose_msi_msg()
676 .name = "R-Car MSI",
687 struct rcar_msi *msi = domain->host_data; in rcar_msi_domain_alloc()
691 mutex_lock(&msi->map_lock); in rcar_msi_domain_alloc()
693 hwirq = bitmap_find_free_region(msi->used, INT_PCI_MSI_NR, order_base_2(nr_irqs)); in rcar_msi_domain_alloc()
695 mutex_unlock(&msi->map_lock); in rcar_msi_domain_alloc()
698 return -ENOSPC; in rcar_msi_domain_alloc()
702 &rcar_msi_bottom_chip, domain->host_data, in rcar_msi_domain_alloc()
712 struct rcar_msi *msi = domain->host_data; in rcar_msi_domain_free()
714 mutex_lock(&msi->map_lock); in rcar_msi_domain_free()
716 bitmap_release_region(msi->used, d->hwirq, order_base_2(nr_irqs)); in rcar_msi_domain_free()
718 mutex_unlock(&msi->map_lock); in rcar_msi_domain_free()
734 struct rcar_pcie *pcie = &msi_to_host(msi)->pcie; in rcar_allocate_domains() local
735 struct fwnode_handle *fwnode = dev_fwnode(pcie->dev); in rcar_allocate_domains()
741 dev_err(pcie->dev, "failed to create IRQ domain\n"); in rcar_allocate_domains()
742 return -ENOMEM; in rcar_allocate_domains()
746 msi->domain = pci_msi_create_irq_domain(fwnode, &rcar_msi_info, parent); in rcar_allocate_domains()
747 if (!msi->domain) { in rcar_allocate_domains()
748 dev_err(pcie->dev, "failed to create MSI domain\n"); in rcar_allocate_domains()
750 return -ENOMEM; in rcar_allocate_domains()
758 struct irq_domain *parent = msi->domain->parent; in rcar_free_domains()
760 irq_domain_remove(msi->domain); in rcar_free_domains()
764 static int rcar_pcie_enable_msi(struct rcar_pcie_host *host) in rcar_pcie_enable_msi() argument
766 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_enable_msi() local
767 struct device *dev = pcie->dev; in rcar_pcie_enable_msi()
768 struct rcar_msi *msi = &host->msi; in rcar_pcie_enable_msi()
772 mutex_init(&msi->map_lock); in rcar_pcie_enable_msi()
773 spin_lock_init(&msi->mask_lock); in rcar_pcie_enable_msi()
775 err = of_address_to_resource(dev->of_node, 0, &res); in rcar_pcie_enable_msi()
783 /* Two irqs are for MSI, but they are also used for non-MSI irqs */ in rcar_pcie_enable_msi()
784 err = devm_request_irq(dev, msi->irq1, rcar_pcie_msi_irq, in rcar_pcie_enable_msi()
786 rcar_msi_bottom_chip.name, host); in rcar_pcie_enable_msi()
792 err = devm_request_irq(dev, msi->irq2, rcar_pcie_msi_irq, in rcar_pcie_enable_msi()
794 rcar_msi_bottom_chip.name, host); in rcar_pcie_enable_msi()
801 rcar_pci_write_reg(pcie, 0, PCIEMSIIER); in rcar_pcie_enable_msi()
805 * is guaranteed to be in the low 32bit range on any R-Car HW. in rcar_pcie_enable_msi()
807 rcar_pci_write_reg(pcie, lower_32_bits(res.start) | MSIFE, PCIEMSIALR); in rcar_pcie_enable_msi()
808 rcar_pci_write_reg(pcie, upper_32_bits(res.start), PCIEMSIAUR); in rcar_pcie_enable_msi()
817 static void rcar_pcie_teardown_msi(struct rcar_pcie_host *host) in rcar_pcie_teardown_msi() argument
819 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_teardown_msi() local
822 rcar_pci_write_reg(pcie, 0, PCIEMSIIER); in rcar_pcie_teardown_msi()
825 rcar_pci_write_reg(pcie, 0, PCIEMSIALR); in rcar_pcie_teardown_msi()
827 rcar_free_domains(&host->msi); in rcar_pcie_teardown_msi()
830 static int rcar_pcie_get_resources(struct rcar_pcie_host *host) in rcar_pcie_get_resources() argument
832 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_get_resources() local
833 struct device *dev = pcie->dev; in rcar_pcie_get_resources()
837 host->phy = devm_phy_optional_get(dev, "pcie"); in rcar_pcie_get_resources()
838 if (IS_ERR(host->phy)) in rcar_pcie_get_resources()
839 return PTR_ERR(host->phy); in rcar_pcie_get_resources()
841 err = of_address_to_resource(dev->of_node, 0, &res); in rcar_pcie_get_resources()
845 pcie->base = devm_ioremap_resource(dev, &res); in rcar_pcie_get_resources()
846 if (IS_ERR(pcie->base)) in rcar_pcie_get_resources()
847 return PTR_ERR(pcie->base); in rcar_pcie_get_resources()
849 host->bus_clk = devm_clk_get(dev, "pcie_bus"); in rcar_pcie_get_resources()
850 if (IS_ERR(host->bus_clk)) { in rcar_pcie_get_resources()
851 dev_err(dev, "cannot get pcie bus clock\n"); in rcar_pcie_get_resources()
852 return PTR_ERR(host->bus_clk); in rcar_pcie_get_resources()
855 i = irq_of_parse_and_map(dev->of_node, 0); in rcar_pcie_get_resources()
858 err = -ENOENT; in rcar_pcie_get_resources()
861 host->msi.irq1 = i; in rcar_pcie_get_resources()
863 i = irq_of_parse_and_map(dev->of_node, 1); in rcar_pcie_get_resources()
866 err = -ENOENT; in rcar_pcie_get_resources()
869 host->msi.irq2 = i; in rcar_pcie_get_resources()
874 irq_dispose_mapping(host->msi.irq1); in rcar_pcie_get_resources()
879 static int rcar_pcie_inbound_ranges(struct rcar_pcie *pcie, in rcar_pcie_inbound_ranges() argument
883 u64 restype = entry->res->flags; in rcar_pcie_inbound_ranges()
884 u64 cpu_addr = entry->res->start; in rcar_pcie_inbound_ranges()
885 u64 cpu_end = entry->res->end; in rcar_pcie_inbound_ranges()
886 u64 pci_addr = entry->res->start - entry->offset; in rcar_pcie_inbound_ranges()
889 u64 size = resource_size(entry->res); in rcar_pcie_inbound_ranges()
896 if (idx >= MAX_NR_INBOUND_MAPS - 1) { in rcar_pcie_inbound_ranges()
897 dev_err(pcie->dev, "Failed to map inbound regions!\n"); in rcar_pcie_inbound_ranges()
898 return -EINVAL; in rcar_pcie_inbound_ranges()
907 u64 alignment = 1ULL << nr_zeros; in rcar_pcie_inbound_ranges()
912 size = min(size, 1ULL << 32); in rcar_pcie_inbound_ranges()
914 mask = roundup_pow_of_two(size) - 1; in rcar_pcie_inbound_ranges()
917 rcar_pcie_set_inbound(pcie, cpu_addr, pci_addr, in rcar_pcie_inbound_ranges()
929 static int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie_host *host) in rcar_pcie_parse_map_dma_ranges() argument
931 struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host); in rcar_pcie_parse_map_dma_ranges()
935 resource_list_for_each_entry(entry, &bridge->dma_ranges) { in rcar_pcie_parse_map_dma_ranges()
936 err = rcar_pcie_inbound_ranges(&host->pcie, entry, &index); in rcar_pcie_parse_map_dma_ranges()
945 { .compatible = "renesas,pcie-r8a7779",
947 { .compatible = "renesas,pcie-r8a7790",
949 { .compatible = "renesas,pcie-r8a7791",
951 { .compatible = "renesas,pcie-rcar-gen2",
953 { .compatible = "renesas,pcie-r8a7795",
955 { .compatible = "renesas,pcie-rcar-gen3",
962 struct device *dev = &pdev->dev; in rcar_pcie_probe()
963 struct rcar_pcie_host *host; in rcar_pcie_probe() local
964 struct rcar_pcie *pcie; in rcar_pcie_probe() local
969 bridge = devm_pci_alloc_host_bridge(dev, sizeof(*host)); in rcar_pcie_probe()
971 return -ENOMEM; in rcar_pcie_probe()
973 host = pci_host_bridge_priv(bridge); in rcar_pcie_probe()
974 pcie = &host->pcie; in rcar_pcie_probe()
975 pcie->dev = dev; in rcar_pcie_probe()
976 platform_set_drvdata(pdev, host); in rcar_pcie_probe()
978 pm_runtime_enable(pcie->dev); in rcar_pcie_probe()
979 err = pm_runtime_get_sync(pcie->dev); in rcar_pcie_probe()
981 dev_err(pcie->dev, "pm_runtime_get_sync failed\n"); in rcar_pcie_probe()
985 err = rcar_pcie_get_resources(host); in rcar_pcie_probe()
991 err = clk_prepare_enable(host->bus_clk); in rcar_pcie_probe()
997 err = rcar_pcie_parse_map_dma_ranges(host); in rcar_pcie_probe()
1001 host->phy_init_fn = of_device_get_match_data(dev); in rcar_pcie_probe()
1002 err = host->phy_init_fn(host); in rcar_pcie_probe()
1004 dev_err(dev, "failed to init PCIe PHY\n"); in rcar_pcie_probe()
1009 if (rcar_pcie_hw_init(pcie)) { in rcar_pcie_probe()
1010 dev_info(dev, "PCIe link down\n"); in rcar_pcie_probe()
1011 err = -ENODEV; in rcar_pcie_probe()
1015 data = rcar_pci_read_reg(pcie, MACSR); in rcar_pcie_probe()
1016 dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f); in rcar_pcie_probe()
1019 err = rcar_pcie_enable_msi(host); in rcar_pcie_probe()
1028 err = rcar_pcie_enable(host); in rcar_pcie_probe()
1036 rcar_pcie_teardown_msi(host); in rcar_pcie_probe()
1039 if (host->phy) { in rcar_pcie_probe()
1040 phy_power_off(host->phy); in rcar_pcie_probe()
1041 phy_exit(host->phy); in rcar_pcie_probe()
1045 clk_disable_unprepare(host->bus_clk); in rcar_pcie_probe()
1048 irq_dispose_mapping(host->msi.irq2); in rcar_pcie_probe()
1049 irq_dispose_mapping(host->msi.irq1); in rcar_pcie_probe()
1060 struct rcar_pcie_host *host = dev_get_drvdata(dev); in rcar_pcie_resume() local
1061 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_resume() local
1065 err = rcar_pcie_parse_map_dma_ranges(host); in rcar_pcie_resume()
1070 err = host->phy_init_fn(host); in rcar_pcie_resume()
1072 dev_info(dev, "PCIe link down\n"); in rcar_pcie_resume()
1076 data = rcar_pci_read_reg(pcie, MACSR); in rcar_pcie_resume()
1077 dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f); in rcar_pcie_resume()
1084 of_address_to_resource(dev->of_node, 0, &res); in rcar_pcie_resume()
1085 rcar_pci_write_reg(pcie, upper_32_bits(res.start), PCIEMSIAUR); in rcar_pcie_resume()
1086 rcar_pci_write_reg(pcie, lower_32_bits(res.start) | MSIFE, PCIEMSIALR); in rcar_pcie_resume()
1088 bitmap_to_arr32(&val, host->msi.used, INT_PCI_MSI_NR); in rcar_pcie_resume()
1089 rcar_pci_write_reg(pcie, val, PCIEMSIIER); in rcar_pcie_resume()
1092 rcar_pcie_hw_enable(host); in rcar_pcie_resume()
1099 struct rcar_pcie_host *host = dev_get_drvdata(dev); in rcar_pcie_resume_noirq() local
1100 struct rcar_pcie *pcie = &host->pcie; in rcar_pcie_resume_noirq() local
1102 if (rcar_pci_read_reg(pcie, PMSR) && in rcar_pcie_resume_noirq()
1103 !(rcar_pci_read_reg(pcie, PCIETCTLR) & DL_DOWN)) in rcar_pcie_resume_noirq()
1106 /* Re-establish the PCIe link */ in rcar_pcie_resume_noirq()
1107 rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR); in rcar_pcie_resume_noirq()
1108 rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR); in rcar_pcie_resume_noirq()
1109 return rcar_pcie_wait_for_dl(pcie); in rcar_pcie_resume_noirq()
1119 .name = "rcar-pcie",
1135 { .compatible = "renesas,pcie-r8a7779" },
1136 { .compatible = "renesas,pcie-r8a7790" },
1137 { .compatible = "renesas,pcie-r8a7791" },
1138 { .compatible = "renesas,pcie-rcar-gen2" },