Lines Matching full:dsi
9 * BCM2835 contains two DSI modules, DSI0 and DSI1. DSI0 is a
10 * single-lane DSI controller, while DSI1 is a more modern 4-lane DSI
550 /* General DSI hardware state. */
571 /* DSI channel for the panel we're connected to. */
578 /* Input clock from CPRMAN to the digital PHY, for the DSI
583 /* Input clock to the analog PHY, used to generate the DSI bit
588 /* HS Clocks generated within the DSI analog PHY. */
614 dsi_dma_workaround_write(struct vc4_dsi *dsi, u32 offset, u32 val) in dsi_dma_workaround_write() argument
616 struct dma_chan *chan = dsi->reg_dma_chan; in dsi_dma_workaround_write()
625 writel(val, dsi->regs + offset); in dsi_dma_workaround_write()
629 *dsi->reg_dma_mem = val; in dsi_dma_workaround_write()
632 dsi->reg_paddr + offset, in dsi_dma_workaround_write()
633 dsi->reg_dma_paddr, in dsi_dma_workaround_write()
654 readl(dsi->regs + (offset)); \
657 #define DSI_WRITE(offset, val) dsi_dma_workaround_write(dsi, offset, val)
659 DSI_READ(dsi->variant->port ? DSI1_##offset : DSI0_##offset)
661 DSI_WRITE(dsi->variant->port ? DSI1_##offset : DSI0_##offset, val)
662 #define DSI_PORT_BIT(bit) (dsi->variant->port ? DSI1_##bit : DSI0_##bit)
714 static void vc4_dsi_latch_ulps(struct vc4_dsi *dsi, bool latch) in vc4_dsi_latch_ulps() argument
727 static void vc4_dsi_ulps(struct vc4_dsi *dsi, bool ulps) in vc4_dsi_ulps() argument
729 bool non_continuous = dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS; in vc4_dsi_ulps()
732 (dsi->lanes > 1 ? DSI_PHYC_DLANE1_ULPS : 0) | in vc4_dsi_ulps()
733 (dsi->lanes > 2 ? DSI_PHYC_DLANE2_ULPS : 0) | in vc4_dsi_ulps()
734 (dsi->lanes > 3 ? DSI_PHYC_DLANE3_ULPS : 0)); in vc4_dsi_ulps()
737 (dsi->lanes > 1 ? DSI1_STAT_PHY_D1_ULPS : 0) | in vc4_dsi_ulps()
738 (dsi->lanes > 2 ? DSI1_STAT_PHY_D2_ULPS : 0) | in vc4_dsi_ulps()
739 (dsi->lanes > 3 ? DSI1_STAT_PHY_D3_ULPS : 0)); in vc4_dsi_ulps()
742 (dsi->lanes > 1 ? DSI1_STAT_PHY_D1_STOP : 0) | in vc4_dsi_ulps()
743 (dsi->lanes > 2 ? DSI1_STAT_PHY_D2_STOP : 0) | in vc4_dsi_ulps()
744 (dsi->lanes > 3 ? DSI1_STAT_PHY_D3_STOP : 0)); in vc4_dsi_ulps()
756 dev_warn(&dsi->pdev->dev, in vc4_dsi_ulps()
757 "Timeout waiting for DSI ULPS entry: STAT 0x%08x", in vc4_dsi_ulps()
760 vc4_dsi_latch_ulps(dsi, false); in vc4_dsi_ulps()
764 /* The DSI module can't be disabled while the module is in vc4_dsi_ulps()
769 vc4_dsi_latch_ulps(dsi, ulps); in vc4_dsi_ulps()
775 dev_warn(&dsi->pdev->dev, in vc4_dsi_ulps()
776 "Timeout waiting for DSI STOP entry: STAT 0x%08x", in vc4_dsi_ulps()
804 struct vc4_dsi *dsi = bridge_to_vc4_dsi(bridge); in vc4_dsi_bridge_disable() local
815 struct vc4_dsi *dsi = bridge_to_vc4_dsi(bridge); in vc4_dsi_bridge_post_disable() local
816 struct device *dev = &dsi->pdev->dev; in vc4_dsi_bridge_post_disable()
818 clk_disable_unprepare(dsi->pll_phy_clock); in vc4_dsi_bridge_post_disable()
819 clk_disable_unprepare(dsi->escape_clock); in vc4_dsi_bridge_post_disable()
820 clk_disable_unprepare(dsi->pixel_clock); in vc4_dsi_bridge_post_disable()
826 * DSI PLL divider.
830 * divider. PLLD_DSI1, which drives our DSI bit clock (and therefore
831 * the pixel clock), only has an integer divider off of DSI.
842 struct vc4_dsi *dsi = bridge_to_vc4_dsi(bridge); in vc4_dsi_bridge_mode_fixup() local
843 struct clk *phy_parent = clk_get_parent(dsi->pll_phy_clock); in vc4_dsi_bridge_mode_fixup()
846 unsigned long pll_clock = pixel_clock_hz * dsi->divider; in vc4_dsi_bridge_mode_fixup()
861 pixel_clock_hz = pll_clock / dsi->divider; in vc4_dsi_bridge_mode_fixup()
878 struct vc4_dsi *dsi = bridge_to_vc4_dsi(bridge); in vc4_dsi_bridge_pre_enable() local
880 struct device *dev = &dsi->pdev->dev; in vc4_dsi_bridge_pre_enable()
896 DRM_ERROR("Failed to runtime PM enable on DSI%d\n", dsi->variant->port); in vc4_dsi_bridge_pre_enable()
901 struct drm_printer p = drm_info_printer(&dsi->pdev->dev); in vc4_dsi_bridge_pre_enable()
902 dev_info(&dsi->pdev->dev, "DSI regs before:\n"); in vc4_dsi_bridge_pre_enable()
903 drm_print_regset32(&p, &dsi->regset); in vc4_dsi_bridge_pre_enable()
922 phy_clock = (pixel_clock_hz + 1000) * dsi->divider; in vc4_dsi_bridge_pre_enable()
923 ret = clk_set_rate(dsi->pll_phy_clock, phy_clock); in vc4_dsi_bridge_pre_enable()
925 dev_err(&dsi->pdev->dev, in vc4_dsi_bridge_pre_enable()
929 /* Reset the DSI and all its fifos. */ in vc4_dsi_bridge_pre_enable()
942 if (dsi->variant->port == 0) { in vc4_dsi_bridge_pre_enable()
946 if (dsi->lanes < 2) in vc4_dsi_bridge_pre_enable()
949 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) in vc4_dsi_bridge_pre_enable()
970 if (dsi->lanes < 4) in vc4_dsi_bridge_pre_enable()
972 if (dsi->lanes < 3) in vc4_dsi_bridge_pre_enable()
974 if (dsi->lanes < 2) in vc4_dsi_bridge_pre_enable()
987 ret = clk_prepare_enable(dsi->escape_clock); in vc4_dsi_bridge_pre_enable()
989 DRM_ERROR("Failed to turn on DSI escape clock: %d\n", ret); in vc4_dsi_bridge_pre_enable()
993 ret = clk_prepare_enable(dsi->pll_phy_clock); in vc4_dsi_bridge_pre_enable()
995 DRM_ERROR("Failed to turn on DSI PLL: %d\n", ret); in vc4_dsi_bridge_pre_enable()
999 hs_clock = clk_get_rate(dsi->pll_phy_clock); in vc4_dsi_bridge_pre_enable()
1006 * pixel clock for pushing pixels into DSI. in vc4_dsi_bridge_pre_enable()
1009 ret = clk_set_rate(dsi->pixel_clock, dsip_clock); in vc4_dsi_bridge_pre_enable()
1015 ret = clk_prepare_enable(dsi->pixel_clock); in vc4_dsi_bridge_pre_enable()
1017 DRM_ERROR("Failed to turn on DSI pixel clock: %d\n", ret); in vc4_dsi_bridge_pre_enable()
1021 /* How many ns one DSI unit interval is. Note that the clock in vc4_dsi_bridge_pre_enable()
1085 (dsi->lanes >= 2 ? DSI_PHYC_DLANE1_ENABLE : 0) | in vc4_dsi_bridge_pre_enable()
1086 (dsi->lanes >= 3 ? DSI_PHYC_DLANE2_ENABLE : 0) | in vc4_dsi_bridge_pre_enable()
1087 (dsi->lanes >= 4 ? DSI_PHYC_DLANE3_ENABLE : 0) | in vc4_dsi_bridge_pre_enable()
1089 ((dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) ? in vc4_dsi_bridge_pre_enable()
1091 (dsi->variant->port == 0 ? in vc4_dsi_bridge_pre_enable()
1117 if (dsi->variant->port == 0) in vc4_dsi_bridge_pre_enable()
1127 vc4_dsi_ulps(dsi, false); in vc4_dsi_bridge_pre_enable()
1129 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) { in vc4_dsi_bridge_pre_enable()
1131 VC4_SET_FIELD(dsi->divider, in vc4_dsi_bridge_pre_enable()
1133 VC4_SET_FIELD(dsi->format, DSI_DISP0_PFORMAT) | in vc4_dsi_bridge_pre_enable()
1146 struct vc4_dsi *dsi = bridge_to_vc4_dsi(bridge); in vc4_dsi_bridge_enable() local
1155 struct drm_printer p = drm_info_printer(&dsi->pdev->dev); in vc4_dsi_bridge_enable()
1156 dev_info(&dsi->pdev->dev, "DSI regs after:\n"); in vc4_dsi_bridge_enable()
1157 drm_print_regset32(&p, &dsi->regset); in vc4_dsi_bridge_enable()
1164 struct vc4_dsi *dsi = bridge_to_vc4_dsi(bridge); in vc4_dsi_bridge_attach() local
1166 /* Attach the panel or bridge to the dsi bridge */ in vc4_dsi_bridge_attach()
1167 return drm_bridge_attach(bridge->encoder, dsi->out_bridge, in vc4_dsi_bridge_attach()
1168 &dsi->bridge, flags); in vc4_dsi_bridge_attach()
1174 struct vc4_dsi *dsi = host_to_dsi(host); in vc4_dsi_host_transfer() local
1252 dsi->xfer_result = 0; in vc4_dsi_host_transfer()
1253 reinit_completion(&dsi->xfer_completion); in vc4_dsi_host_transfer()
1254 if (dsi->variant->port == 0) { in vc4_dsi_host_transfer()
1282 if (!wait_for_completion_timeout(&dsi->xfer_completion, in vc4_dsi_host_transfer()
1284 dev_err(&dsi->pdev->dev, "transfer interrupt wait timeout"); in vc4_dsi_host_transfer()
1285 dev_err(&dsi->pdev->dev, "instat: 0x%08x\n", in vc4_dsi_host_transfer()
1289 ret = dsi->xfer_result; in vc4_dsi_host_transfer()
1306 DRM_ERROR("DSI returned %db, expecting %db\n", in vc4_dsi_host_transfer()
1329 DRM_ERROR("DSI transfer failed, resetting: %d\n", ret); in vc4_dsi_host_transfer()
1346 struct vc4_dsi *dsi = host_to_dsi(host); in vc4_dsi_host_attach() local
1349 dsi->lanes = device->lanes; in vc4_dsi_host_attach()
1350 dsi->channel = device->channel; in vc4_dsi_host_attach()
1351 dsi->mode_flags = device->mode_flags; in vc4_dsi_host_attach()
1355 dsi->format = DSI_PFORMAT_RGB888; in vc4_dsi_host_attach()
1356 dsi->divider = 24 / dsi->lanes; in vc4_dsi_host_attach()
1359 dsi->format = DSI_PFORMAT_RGB666; in vc4_dsi_host_attach()
1360 dsi->divider = 24 / dsi->lanes; in vc4_dsi_host_attach()
1363 dsi->format = DSI_PFORMAT_RGB666_PACKED; in vc4_dsi_host_attach()
1364 dsi->divider = 18 / dsi->lanes; in vc4_dsi_host_attach()
1367 dsi->format = DSI_PFORMAT_RGB565; in vc4_dsi_host_attach()
1368 dsi->divider = 16 / dsi->lanes; in vc4_dsi_host_attach()
1371 dev_err(&dsi->pdev->dev, "Unknown DSI format: %d.\n", in vc4_dsi_host_attach()
1372 dsi->format); in vc4_dsi_host_attach()
1376 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) { in vc4_dsi_host_attach()
1377 dev_err(&dsi->pdev->dev, in vc4_dsi_host_attach()
1382 drm_bridge_add(&dsi->bridge); in vc4_dsi_host_attach()
1384 ret = component_add(&dsi->pdev->dev, &vc4_dsi_ops); in vc4_dsi_host_attach()
1386 drm_bridge_remove(&dsi->bridge); in vc4_dsi_host_attach()
1396 struct vc4_dsi *dsi = host_to_dsi(host); in vc4_dsi_host_detach() local
1398 component_del(&dsi->pdev->dev, &vc4_dsi_ops); in vc4_dsi_host_detach()
1399 drm_bridge_remove(&dsi->bridge); in vc4_dsi_host_detach()
1424 struct vc4_dsi *dsi = to_vc4_dsi(encoder); in vc4_dsi_late_register() local
1426 vc4_debugfs_add_regset32(drm, dsi->variant->debugfs_name, &dsi->regset); in vc4_dsi_late_register()
1464 static void dsi_handle_error(struct vc4_dsi *dsi, in dsi_handle_error() argument
1471 DRM_ERROR("DSI%d: %s error\n", dsi->variant->port, type); in dsi_handle_error()
1483 struct vc4_dsi *dsi = data; in vc4_dsi_irq_defer_to_thread_handler() local
1498 struct vc4_dsi *dsi = data; in vc4_dsi_irq_handler() local
1504 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1506 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1508 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1510 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1512 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1514 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1516 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1518 dsi_handle_error(dsi, &ret, stat, in vc4_dsi_irq_handler()
1521 if (stat & ((dsi->variant->port ? DSI1_INT_TXPKT1_DONE : in vc4_dsi_irq_handler()
1524 complete(&dsi->xfer_completion); in vc4_dsi_irq_handler()
1527 complete(&dsi->xfer_completion); in vc4_dsi_irq_handler()
1528 dsi->xfer_result = -ETIMEDOUT; in vc4_dsi_irq_handler()
1538 * @dsi: DSI encoder
1541 vc4_dsi_init_phy_clocks(struct vc4_dsi *dsi) in vc4_dsi_init_phy_clocks() argument
1543 struct device *dev = &dsi->pdev->dev; in vc4_dsi_init_phy_clocks()
1544 const char *parent_name = __clk_get_name(dsi->pll_phy_clock); in vc4_dsi_init_phy_clocks()
1555 dsi->clk_onecell = devm_kzalloc(dev, in vc4_dsi_init_phy_clocks()
1556 sizeof(*dsi->clk_onecell) + in vc4_dsi_init_phy_clocks()
1560 if (!dsi->clk_onecell) in vc4_dsi_init_phy_clocks()
1562 dsi->clk_onecell->num = ARRAY_SIZE(phy_clocks); in vc4_dsi_init_phy_clocks()
1565 struct clk_fixed_factor *fix = &dsi->phy_clocks[i]; in vc4_dsi_init_phy_clocks()
1571 "dsi%u_%s", dsi->variant->port, phy_clocks[i].name); in vc4_dsi_init_phy_clocks()
1578 * setting both our parent DSI PLL's rate and this in vc4_dsi_init_phy_clocks()
1596 dsi->clk_onecell->hws[i] = &fix->hw; in vc4_dsi_init_phy_clocks()
1601 dsi->clk_onecell); in vc4_dsi_init_phy_clocks()
1606 struct vc4_dsi *dsi = ptr; in vc4_dsi_dma_mem_release() local
1607 struct device *dev = &dsi->pdev->dev; in vc4_dsi_dma_mem_release()
1609 dma_free_coherent(dev, 4, dsi->reg_dma_mem, dsi->reg_dma_paddr); in vc4_dsi_dma_mem_release()
1610 dsi->reg_dma_mem = NULL; in vc4_dsi_dma_mem_release()
1615 struct vc4_dsi *dsi = ptr; in vc4_dsi_dma_chan_release() local
1617 dma_release_channel(dsi->reg_dma_chan); in vc4_dsi_dma_chan_release()
1618 dsi->reg_dma_chan = NULL; in vc4_dsi_dma_chan_release()
1623 struct vc4_dsi *dsi = in vc4_dsi_release() local
1626 kfree(dsi); in vc4_dsi_release()
1629 static void vc4_dsi_get(struct vc4_dsi *dsi) in vc4_dsi_get() argument
1631 kref_get(&dsi->kref); in vc4_dsi_get()
1634 static void vc4_dsi_put(struct vc4_dsi *dsi) in vc4_dsi_put() argument
1636 kref_put(&dsi->kref, &vc4_dsi_release); in vc4_dsi_put()
1641 struct vc4_dsi *dsi = ptr; in vc4_dsi_release_action() local
1643 vc4_dsi_put(dsi); in vc4_dsi_release_action()
1650 struct vc4_dsi *dsi = dev_get_drvdata(dev); in vc4_dsi_bind() local
1651 struct drm_encoder *encoder = &dsi->encoder.base; in vc4_dsi_bind()
1654 vc4_dsi_get(dsi); in vc4_dsi_bind()
1656 ret = drmm_add_action_or_reset(drm, vc4_dsi_release_action, dsi); in vc4_dsi_bind()
1660 dsi->variant = of_device_get_match_data(dev); in vc4_dsi_bind()
1662 dsi->encoder.type = dsi->variant->port ? in vc4_dsi_bind()
1665 dsi->regs = vc4_ioremap_regs(pdev, 0); in vc4_dsi_bind()
1666 if (IS_ERR(dsi->regs)) in vc4_dsi_bind()
1667 return PTR_ERR(dsi->regs); in vc4_dsi_bind()
1669 dsi->regset.base = dsi->regs; in vc4_dsi_bind()
1670 dsi->regset.regs = dsi->variant->regs; in vc4_dsi_bind()
1671 dsi->regset.nregs = dsi->variant->nregs; in vc4_dsi_bind()
1683 if (dsi->variant->broken_axi_workaround) { in vc4_dsi_bind()
1686 dsi->reg_dma_mem = dma_alloc_coherent(dev, 4, in vc4_dsi_bind()
1687 &dsi->reg_dma_paddr, in vc4_dsi_bind()
1689 if (!dsi->reg_dma_mem) { in vc4_dsi_bind()
1694 ret = devm_add_action_or_reset(dev, vc4_dsi_dma_mem_release, dsi); in vc4_dsi_bind()
1701 dsi->reg_dma_chan = dma_request_chan_by_mask(&dma_mask); in vc4_dsi_bind()
1702 if (IS_ERR(dsi->reg_dma_chan)) { in vc4_dsi_bind()
1703 ret = PTR_ERR(dsi->reg_dma_chan); in vc4_dsi_bind()
1710 ret = devm_add_action_or_reset(dev, vc4_dsi_dma_chan_release, dsi); in vc4_dsi_bind()
1718 dsi->reg_paddr = be32_to_cpup(of_get_address(dev->of_node, in vc4_dsi_bind()
1722 init_completion(&dsi->xfer_completion); in vc4_dsi_bind()
1728 if (dsi->reg_dma_mem) in vc4_dsi_bind()
1733 "vc4 dsi", dsi); in vc4_dsi_bind()
1736 vc4_dsi_irq_handler, 0, "vc4 dsi", dsi); in vc4_dsi_bind()
1743 dsi->escape_clock = devm_clk_get(dev, "escape"); in vc4_dsi_bind()
1744 if (IS_ERR(dsi->escape_clock)) { in vc4_dsi_bind()
1745 ret = PTR_ERR(dsi->escape_clock); in vc4_dsi_bind()
1751 dsi->pll_phy_clock = devm_clk_get(dev, "phy"); in vc4_dsi_bind()
1752 if (IS_ERR(dsi->pll_phy_clock)) { in vc4_dsi_bind()
1753 ret = PTR_ERR(dsi->pll_phy_clock); in vc4_dsi_bind()
1759 dsi->pixel_clock = devm_clk_get(dev, "pixel"); in vc4_dsi_bind()
1760 if (IS_ERR(dsi->pixel_clock)) { in vc4_dsi_bind()
1761 ret = PTR_ERR(dsi->pixel_clock); in vc4_dsi_bind()
1767 dsi->out_bridge = drmm_of_get_bridge(drm, dev->of_node, 0, 0); in vc4_dsi_bind()
1768 if (IS_ERR(dsi->out_bridge)) in vc4_dsi_bind()
1769 return PTR_ERR(dsi->out_bridge); in vc4_dsi_bind()
1772 ret = clk_set_rate(dsi->escape_clock, 100 * 1000000); in vc4_dsi_bind()
1778 ret = vc4_dsi_init_phy_clocks(dsi); in vc4_dsi_bind()
1793 ret = drm_bridge_attach(encoder, &dsi->bridge, NULL, 0); in vc4_dsi_bind()
1807 struct vc4_dsi *dsi; in vc4_dsi_dev_probe() local
1809 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL); in vc4_dsi_dev_probe()
1810 if (!dsi) in vc4_dsi_dev_probe()
1812 dev_set_drvdata(dev, dsi); in vc4_dsi_dev_probe()
1814 kref_init(&dsi->kref); in vc4_dsi_dev_probe()
1816 dsi->pdev = pdev; in vc4_dsi_dev_probe()
1817 dsi->bridge.funcs = &vc4_dsi_bridge_funcs; in vc4_dsi_dev_probe()
1819 dsi->bridge.of_node = dev->of_node; in vc4_dsi_dev_probe()
1821 dsi->bridge.type = DRM_MODE_CONNECTOR_DSI; in vc4_dsi_dev_probe()
1822 dsi->dsi_host.ops = &vc4_dsi_host_ops; in vc4_dsi_dev_probe()
1823 dsi->dsi_host.dev = dev; in vc4_dsi_dev_probe()
1824 mipi_dsi_host_register(&dsi->dsi_host); in vc4_dsi_dev_probe()
1832 struct vc4_dsi *dsi = dev_get_drvdata(dev); in vc4_dsi_dev_remove() local
1834 mipi_dsi_host_unregister(&dsi->dsi_host); in vc4_dsi_dev_remove()
1835 vc4_dsi_put(dsi); in vc4_dsi_dev_remove()