Lines Matching refs:rdev

56 u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)  in eg_cg_rreg()  argument
61 spin_lock_irqsave(&rdev->cg_idx_lock, flags); in eg_cg_rreg()
64 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags); in eg_cg_rreg()
68 void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v) in eg_cg_wreg() argument
72 spin_lock_irqsave(&rdev->cg_idx_lock, flags); in eg_cg_wreg()
75 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags); in eg_cg_wreg()
78 u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg) in eg_pif_phy0_rreg() argument
83 spin_lock_irqsave(&rdev->pif_idx_lock, flags); in eg_pif_phy0_rreg()
86 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); in eg_pif_phy0_rreg()
90 void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v) in eg_pif_phy0_wreg() argument
94 spin_lock_irqsave(&rdev->pif_idx_lock, flags); in eg_pif_phy0_wreg()
97 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); in eg_pif_phy0_wreg()
100 u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg) in eg_pif_phy1_rreg() argument
105 spin_lock_irqsave(&rdev->pif_idx_lock, flags); in eg_pif_phy1_rreg()
108 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); in eg_pif_phy1_rreg()
112 void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v) in eg_pif_phy1_wreg() argument
116 spin_lock_irqsave(&rdev->pif_idx_lock, flags); in eg_pif_phy1_wreg()
119 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); in eg_pif_phy1_wreg()
219 static void evergreen_gpu_init(struct radeon_device *rdev);
220 void evergreen_fini(struct radeon_device *rdev);
221 void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
222 void evergreen_program_aspm(struct radeon_device *rdev);
996 static void evergreen_init_golden_registers(struct radeon_device *rdev) in evergreen_init_golden_registers() argument
998 switch (rdev->family) { in evergreen_init_golden_registers()
1001 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1004 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1007 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1012 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1015 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1018 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1023 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1026 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1029 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1034 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1037 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1040 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1045 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1050 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1055 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1058 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1063 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1068 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1073 radeon_program_register_sequence(rdev, in evergreen_init_golden_registers()
1092 int evergreen_get_allowed_info_register(struct radeon_device *rdev, in evergreen_get_allowed_info_register() argument
1141 static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock, in sumo_set_uvd_clock() argument
1147 r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, in sumo_set_uvd_clock()
1165 int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk) in sumo_set_uvd_clocks() argument
1170 r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS); in sumo_set_uvd_clocks()
1176 r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS); in sumo_set_uvd_clocks()
1188 int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk) in evergreen_set_uvd_clocks() argument
1208 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000, in evergreen_set_uvd_clocks()
1226 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL); in evergreen_set_uvd_clocks()
1263 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL); in evergreen_set_uvd_clocks()
1277 void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev) in evergreen_fix_pci_max_read_req_size() argument
1282 readrq = pcie_get_readrq(rdev->pdev); in evergreen_fix_pci_max_read_req_size()
1288 pcie_set_readrq(rdev->pdev, 512); in evergreen_fix_pci_max_read_req_size()
1294 struct radeon_device *rdev = dev->dev_private; in dce4_program_fmt() local
1347 static bool dce4_is_in_vblank(struct radeon_device *rdev, int crtc) in dce4_is_in_vblank() argument
1355 static bool dce4_is_counter_moving(struct radeon_device *rdev, int crtc) in dce4_is_counter_moving() argument
1376 void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc) in dce4_wait_for_vblank() argument
1380 if (crtc >= rdev->num_crtc) in dce4_wait_for_vblank()
1389 while (dce4_is_in_vblank(rdev, crtc)) { in dce4_wait_for_vblank()
1391 if (!dce4_is_counter_moving(rdev, crtc)) in dce4_wait_for_vblank()
1396 while (!dce4_is_in_vblank(rdev, crtc)) { in dce4_wait_for_vblank()
1398 if (!dce4_is_counter_moving(rdev, crtc)) in dce4_wait_for_vblank()
1415 void evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, in evergreen_page_flip() argument
1418 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; in evergreen_page_flip()
1444 bool evergreen_page_flip_pending(struct radeon_device *rdev, int crtc_id) in evergreen_page_flip_pending() argument
1446 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; in evergreen_page_flip_pending()
1454 int evergreen_get_temp(struct radeon_device *rdev) in evergreen_get_temp() argument
1459 if (rdev->family == CHIP_JUNIPER) { in evergreen_get_temp()
1492 int sumo_get_temp(struct radeon_device *rdev) in sumo_get_temp() argument
1509 void sumo_pm_init_profile(struct radeon_device *rdev) in sumo_pm_init_profile() argument
1514 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; in sumo_pm_init_profile()
1515 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; in sumo_pm_init_profile()
1516 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1517 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; in sumo_pm_init_profile()
1520 if (rdev->flags & RADEON_IS_MOBILITY) in sumo_pm_init_profile()
1521 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0); in sumo_pm_init_profile()
1523 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0); in sumo_pm_init_profile()
1525 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx; in sumo_pm_init_profile()
1526 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx; in sumo_pm_init_profile()
1527 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1528 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; in sumo_pm_init_profile()
1530 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx; in sumo_pm_init_profile()
1531 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx; in sumo_pm_init_profile()
1532 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; in sumo_pm_init_profile()
1535 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx; in sumo_pm_init_profile()
1536 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx; in sumo_pm_init_profile()
1537 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1538 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; in sumo_pm_init_profile()
1540 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx; in sumo_pm_init_profile()
1541 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx; in sumo_pm_init_profile()
1542 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1543 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; in sumo_pm_init_profile()
1546 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0); in sumo_pm_init_profile()
1547 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx; in sumo_pm_init_profile()
1548 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx; in sumo_pm_init_profile()
1549 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1550 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = in sumo_pm_init_profile()
1551 rdev->pm.power_state[idx].num_clock_modes - 1; in sumo_pm_init_profile()
1553 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx; in sumo_pm_init_profile()
1554 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx; in sumo_pm_init_profile()
1555 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; in sumo_pm_init_profile()
1556 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = in sumo_pm_init_profile()
1557 rdev->pm.power_state[idx].num_clock_modes - 1; in sumo_pm_init_profile()
1569 void btc_pm_init_profile(struct radeon_device *rdev) in btc_pm_init_profile() argument
1574 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; in btc_pm_init_profile()
1575 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; in btc_pm_init_profile()
1576 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1577 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2; in btc_pm_init_profile()
1582 if (rdev->flags & RADEON_IS_MOBILITY) in btc_pm_init_profile()
1583 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0); in btc_pm_init_profile()
1585 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0); in btc_pm_init_profile()
1587 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx; in btc_pm_init_profile()
1588 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx; in btc_pm_init_profile()
1589 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1590 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; in btc_pm_init_profile()
1592 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx; in btc_pm_init_profile()
1593 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx; in btc_pm_init_profile()
1594 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1595 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1; in btc_pm_init_profile()
1597 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx; in btc_pm_init_profile()
1598 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx; in btc_pm_init_profile()
1599 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1600 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2; in btc_pm_init_profile()
1602 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx; in btc_pm_init_profile()
1603 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx; in btc_pm_init_profile()
1604 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1605 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; in btc_pm_init_profile()
1607 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx; in btc_pm_init_profile()
1608 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx; in btc_pm_init_profile()
1609 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1610 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1; in btc_pm_init_profile()
1612 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx; in btc_pm_init_profile()
1613 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx; in btc_pm_init_profile()
1614 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; in btc_pm_init_profile()
1615 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2; in btc_pm_init_profile()
1626 void evergreen_pm_misc(struct radeon_device *rdev) in evergreen_pm_misc() argument
1628 int req_ps_idx = rdev->pm.requested_power_state_index; in evergreen_pm_misc()
1629 int req_cm_idx = rdev->pm.requested_clock_mode_index; in evergreen_pm_misc()
1630 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx]; in evergreen_pm_misc()
1637 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) { in evergreen_pm_misc()
1638 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC); in evergreen_pm_misc()
1639 rdev->pm.current_vddc = voltage->voltage; in evergreen_pm_misc()
1647 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && in evergreen_pm_misc()
1648 (rdev->family >= CHIP_BARTS) && in evergreen_pm_misc()
1649 rdev->pm.active_crtc_count && in evergreen_pm_misc()
1650 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || in evergreen_pm_misc()
1651 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) in evergreen_pm_misc()
1652 voltage = &rdev->pm.power_state[req_ps_idx]. in evergreen_pm_misc()
1653 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage; in evergreen_pm_misc()
1658 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) { in evergreen_pm_misc()
1659 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI); in evergreen_pm_misc()
1660 rdev->pm.current_vddci = voltage->vddci; in evergreen_pm_misc()
1673 void evergreen_pm_prepare(struct radeon_device *rdev) in evergreen_pm_prepare() argument
1675 struct drm_device *ddev = rdev->ddev; in evergreen_pm_prepare()
1698 void evergreen_pm_finish(struct radeon_device *rdev) in evergreen_pm_finish() argument
1700 struct drm_device *ddev = rdev->ddev; in evergreen_pm_finish()
1725 bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) in evergreen_hpd_sense() argument
1741 void evergreen_hpd_set_polarity(struct radeon_device *rdev, in evergreen_hpd_set_polarity() argument
1744 bool connected = evergreen_hpd_sense(rdev, hpd); in evergreen_hpd_set_polarity()
1763 void evergreen_hpd_init(struct radeon_device *rdev) in evergreen_hpd_init() argument
1765 struct drm_device *dev = rdev->ddev; in evergreen_hpd_init()
1791 radeon_hpd_set_polarity(rdev, hpd); in evergreen_hpd_init()
1793 radeon_irq_kms_enable_hpd(rdev, enabled); in evergreen_hpd_init()
1804 void evergreen_hpd_fini(struct radeon_device *rdev) in evergreen_hpd_fini() argument
1806 struct drm_device *dev = rdev->ddev; in evergreen_hpd_fini()
1820 radeon_irq_kms_disable_hpd(rdev, disabled); in evergreen_hpd_fini()
1825 static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev, in evergreen_line_buffer_adjust() argument
1871 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) { in evergreen_line_buffer_adjust()
1874 for (i = 0; i < rdev->usec_timeout; i++) { in evergreen_line_buffer_adjust()
1887 if (ASIC_IS_DCE5(rdev)) in evergreen_line_buffer_adjust()
1893 if (ASIC_IS_DCE5(rdev)) in evergreen_line_buffer_adjust()
1899 if (ASIC_IS_DCE5(rdev)) in evergreen_line_buffer_adjust()
1905 if (ASIC_IS_DCE5(rdev)) in evergreen_line_buffer_adjust()
1916 u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev) in evergreen_get_number_of_dram_channels() argument
2154 static void evergreen_program_watermarks(struct radeon_device *rdev, in evergreen_program_watermarks() argument
2179 dram_channels = evergreen_get_number_of_dram_channels(rdev); in evergreen_program_watermarks()
2182 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { in evergreen_program_watermarks()
2184 radeon_dpm_get_mclk(rdev, false) * 10; in evergreen_program_watermarks()
2186 radeon_dpm_get_sclk(rdev, false) * 10; in evergreen_program_watermarks()
2188 wm_high.yclk = rdev->pm.current_mclk * 10; in evergreen_program_watermarks()
2189 wm_high.sclk = rdev->pm.current_sclk * 10; in evergreen_program_watermarks()
2209 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { in evergreen_program_watermarks()
2211 radeon_dpm_get_mclk(rdev, true) * 10; in evergreen_program_watermarks()
2213 radeon_dpm_get_sclk(rdev, true) * 10; in evergreen_program_watermarks()
2215 wm_low.yclk = rdev->pm.current_mclk * 10; in evergreen_program_watermarks()
2216 wm_low.sclk = rdev->pm.current_sclk * 10; in evergreen_program_watermarks()
2245 (rdev->disp_priority == 2)) { in evergreen_program_watermarks()
2252 (rdev->disp_priority == 2)) { in evergreen_program_watermarks()
2323 void evergreen_bandwidth_update(struct radeon_device *rdev) in evergreen_bandwidth_update() argument
2330 if (!rdev->mode_info.mode_config_initialized) in evergreen_bandwidth_update()
2333 radeon_update_display_priority(rdev); in evergreen_bandwidth_update()
2335 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_bandwidth_update()
2336 if (rdev->mode_info.crtcs[i]->base.enabled) in evergreen_bandwidth_update()
2339 for (i = 0; i < rdev->num_crtc; i += 2) { in evergreen_bandwidth_update()
2340 mode0 = &rdev->mode_info.crtcs[i]->base.mode; in evergreen_bandwidth_update()
2341 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode; in evergreen_bandwidth_update()
2342 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1); in evergreen_bandwidth_update()
2343 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads); in evergreen_bandwidth_update()
2344 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0); in evergreen_bandwidth_update()
2345 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads); in evergreen_bandwidth_update()
2358 int evergreen_mc_wait_for_idle(struct radeon_device *rdev) in evergreen_mc_wait_for_idle() argument
2363 for (i = 0; i < rdev->usec_timeout; i++) { in evergreen_mc_wait_for_idle()
2376 void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev) in evergreen_pcie_gart_tlb_flush() argument
2384 for (i = 0; i < rdev->usec_timeout; i++) { in evergreen_pcie_gart_tlb_flush()
2399 static int evergreen_pcie_gart_enable(struct radeon_device *rdev) in evergreen_pcie_gart_enable() argument
2404 if (rdev->gart.robj == NULL) { in evergreen_pcie_gart_enable()
2405 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n"); in evergreen_pcie_gart_enable()
2408 r = radeon_gart_table_vram_pin(rdev); in evergreen_pcie_gart_enable()
2422 if (rdev->flags & RADEON_IS_IGP) { in evergreen_pcie_gart_enable()
2430 if ((rdev->family == CHIP_JUNIPER) || in evergreen_pcie_gart_enable()
2431 (rdev->family == CHIP_CYPRESS) || in evergreen_pcie_gart_enable()
2432 (rdev->family == CHIP_HEMLOCK) || in evergreen_pcie_gart_enable()
2433 (rdev->family == CHIP_BARTS)) in evergreen_pcie_gart_enable()
2440 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12); in evergreen_pcie_gart_enable()
2441 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12); in evergreen_pcie_gart_enable()
2442 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12); in evergreen_pcie_gart_enable()
2446 (u32)(rdev->dummy_page.addr >> 12)); in evergreen_pcie_gart_enable()
2449 evergreen_pcie_gart_tlb_flush(rdev); in evergreen_pcie_gart_enable()
2451 (unsigned)(rdev->mc.gtt_size >> 20), in evergreen_pcie_gart_enable()
2452 (unsigned long long)rdev->gart.table_addr); in evergreen_pcie_gart_enable()
2453 rdev->gart.ready = true; in evergreen_pcie_gart_enable()
2457 static void evergreen_pcie_gart_disable(struct radeon_device *rdev) in evergreen_pcie_gart_disable() argument
2479 radeon_gart_table_vram_unpin(rdev); in evergreen_pcie_gart_disable()
2482 static void evergreen_pcie_gart_fini(struct radeon_device *rdev) in evergreen_pcie_gart_fini() argument
2484 evergreen_pcie_gart_disable(rdev); in evergreen_pcie_gart_fini()
2485 radeon_gart_table_vram_free(rdev); in evergreen_pcie_gart_fini()
2486 radeon_gart_fini(rdev); in evergreen_pcie_gart_fini()
2490 static void evergreen_agp_enable(struct radeon_device *rdev) in evergreen_agp_enable() argument
2566 static bool evergreen_is_dp_sst_stream_enabled(struct radeon_device *rdev, in evergreen_is_dp_sst_stream_enabled() argument
2626 static void evergreen_blank_dp_output(struct radeon_device *rdev, in evergreen_blank_dp_output() argument
2666 void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save) in evergreen_mc_stop() argument
2672 if (!ASIC_IS_NODCE(rdev)) { in evergreen_mc_stop()
2680 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_mc_stop()
2684 if (ASIC_IS_DCE6(rdev)) { in evergreen_mc_stop()
2687 radeon_wait_for_vblank(rdev, i); in evergreen_mc_stop()
2696 radeon_wait_for_vblank(rdev, i); in evergreen_mc_stop()
2704 frame_count = radeon_get_vblank_counter(rdev, i); in evergreen_mc_stop()
2705 for (j = 0; j < rdev->usec_timeout; j++) { in evergreen_mc_stop()
2706 if (radeon_get_vblank_counter(rdev, i) != frame_count) in evergreen_mc_stop()
2717 if (ASIC_IS_DCE5(rdev) && in evergreen_mc_stop()
2718 evergreen_is_dp_sst_stream_enabled(rdev, i ,&dig_fe)) in evergreen_mc_stop()
2719 evergreen_blank_dp_output(rdev, dig_fe); in evergreen_mc_stop()
2734 radeon_mc_wait_for_idle(rdev); in evergreen_mc_stop()
2748 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_mc_stop()
2764 void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save) in evergreen_mc_resume() argument
2770 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_mc_resume()
2772 upper_32_bits(rdev->mc.vram_start)); in evergreen_mc_resume()
2774 upper_32_bits(rdev->mc.vram_start)); in evergreen_mc_resume()
2776 (u32)rdev->mc.vram_start); in evergreen_mc_resume()
2778 (u32)rdev->mc.vram_start); in evergreen_mc_resume()
2781 if (!ASIC_IS_NODCE(rdev)) { in evergreen_mc_resume()
2782 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start)); in evergreen_mc_resume()
2783 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start); in evergreen_mc_resume()
2787 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_mc_resume()
2804 for (j = 0; j < rdev->usec_timeout; j++) { in evergreen_mc_resume()
2820 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_mc_resume()
2822 if (ASIC_IS_DCE6(rdev)) { in evergreen_mc_resume()
2836 frame_count = radeon_get_vblank_counter(rdev, i); in evergreen_mc_resume()
2837 for (j = 0; j < rdev->usec_timeout; j++) { in evergreen_mc_resume()
2838 if (radeon_get_vblank_counter(rdev, i) != frame_count) in evergreen_mc_resume()
2844 if (!ASIC_IS_NODCE(rdev)) { in evergreen_mc_resume()
2852 void evergreen_mc_program(struct radeon_device *rdev) in evergreen_mc_program() argument
2868 evergreen_mc_stop(rdev, &save); in evergreen_mc_program()
2869 if (evergreen_mc_wait_for_idle(rdev)) { in evergreen_mc_program()
2870 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); in evergreen_mc_program()
2875 if (rdev->flags & RADEON_IS_AGP) { in evergreen_mc_program()
2876 if (rdev->mc.vram_start < rdev->mc.gtt_start) { in evergreen_mc_program()
2879 rdev->mc.vram_start >> 12); in evergreen_mc_program()
2881 rdev->mc.gtt_end >> 12); in evergreen_mc_program()
2885 rdev->mc.gtt_start >> 12); in evergreen_mc_program()
2887 rdev->mc.vram_end >> 12); in evergreen_mc_program()
2891 rdev->mc.vram_start >> 12); in evergreen_mc_program()
2893 rdev->mc.vram_end >> 12); in evergreen_mc_program()
2895 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12); in evergreen_mc_program()
2897 if ((rdev->family == CHIP_PALM) || in evergreen_mc_program()
2898 (rdev->family == CHIP_SUMO) || in evergreen_mc_program()
2899 (rdev->family == CHIP_SUMO2)) { in evergreen_mc_program()
2901 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24; in evergreen_mc_program()
2902 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20; in evergreen_mc_program()
2905 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16; in evergreen_mc_program()
2906 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF); in evergreen_mc_program()
2908 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8)); in evergreen_mc_program()
2911 if (rdev->flags & RADEON_IS_AGP) { in evergreen_mc_program()
2912 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16); in evergreen_mc_program()
2913 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16); in evergreen_mc_program()
2914 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22); in evergreen_mc_program()
2920 if (evergreen_mc_wait_for_idle(rdev)) { in evergreen_mc_program()
2921 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); in evergreen_mc_program()
2923 evergreen_mc_resume(rdev, &save); in evergreen_mc_program()
2926 rv515_vga_render_disable(rdev); in evergreen_mc_program()
2932 void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) in evergreen_ring_ib_execute() argument
2934 struct radeon_ring *ring = &rdev->ring[ib->ring]; in evergreen_ring_ib_execute()
2947 } else if (rdev->wb.enabled) { in evergreen_ring_ib_execute()
2967 static int evergreen_cp_load_microcode(struct radeon_device *rdev) in evergreen_cp_load_microcode() argument
2972 if (!rdev->me_fw || !rdev->pfp_fw) in evergreen_cp_load_microcode()
2975 r700_cp_stop(rdev); in evergreen_cp_load_microcode()
2982 fw_data = (const __be32 *)rdev->pfp_fw->data; in evergreen_cp_load_microcode()
2988 fw_data = (const __be32 *)rdev->me_fw->data; in evergreen_cp_load_microcode()
2999 static int evergreen_cp_start(struct radeon_device *rdev) in evergreen_cp_start() argument
3001 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; in evergreen_cp_start()
3005 r = radeon_ring_lock(rdev, ring, 7); in evergreen_cp_start()
3013 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1); in evergreen_cp_start()
3017 radeon_ring_unlock_commit(rdev, ring, false); in evergreen_cp_start()
3022 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19); in evergreen_cp_start()
3060 radeon_ring_unlock_commit(rdev, ring, false); in evergreen_cp_start()
3065 static int evergreen_cp_resume(struct radeon_device *rdev) in evergreen_cp_resume() argument
3067 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; in evergreen_cp_resume()
3105 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC)); in evergreen_cp_resume()
3106 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF); in evergreen_cp_resume()
3107 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF); in evergreen_cp_resume()
3109 if (rdev->wb.enabled) in evergreen_cp_resume()
3122 evergreen_cp_start(rdev); in evergreen_cp_resume()
3124 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); in evergreen_cp_resume()
3135 static void evergreen_gpu_init(struct radeon_device *rdev) in evergreen_gpu_init() argument
3156 switch (rdev->family) { in evergreen_gpu_init()
3159 rdev->config.evergreen.num_ses = 2; in evergreen_gpu_init()
3160 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3161 rdev->config.evergreen.max_tile_pipes = 8; in evergreen_gpu_init()
3162 rdev->config.evergreen.max_simds = 10; in evergreen_gpu_init()
3163 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3164 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3165 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3166 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3167 rdev->config.evergreen.max_stack_entries = 512; in evergreen_gpu_init()
3168 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3169 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3170 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3171 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3172 rdev->config.evergreen.max_hw_contexts = 8; in evergreen_gpu_init()
3173 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3175 rdev->config.evergreen.sc_prim_fifo_size = 0x100; in evergreen_gpu_init()
3176 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3177 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3181 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3182 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3183 rdev->config.evergreen.max_tile_pipes = 4; in evergreen_gpu_init()
3184 rdev->config.evergreen.max_simds = 10; in evergreen_gpu_init()
3185 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3186 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3187 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3188 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3189 rdev->config.evergreen.max_stack_entries = 512; in evergreen_gpu_init()
3190 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3191 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3192 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3193 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3194 rdev->config.evergreen.max_hw_contexts = 8; in evergreen_gpu_init()
3195 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3197 rdev->config.evergreen.sc_prim_fifo_size = 0x100; in evergreen_gpu_init()
3198 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3199 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3203 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3204 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3205 rdev->config.evergreen.max_tile_pipes = 4; in evergreen_gpu_init()
3206 rdev->config.evergreen.max_simds = 5; in evergreen_gpu_init()
3207 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3208 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3209 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3210 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3211 rdev->config.evergreen.max_stack_entries = 256; in evergreen_gpu_init()
3212 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3213 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3214 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3215 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3216 rdev->config.evergreen.max_hw_contexts = 8; in evergreen_gpu_init()
3217 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3219 rdev->config.evergreen.sc_prim_fifo_size = 0x100; in evergreen_gpu_init()
3220 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3221 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3226 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3227 rdev->config.evergreen.max_pipes = 2; in evergreen_gpu_init()
3228 rdev->config.evergreen.max_tile_pipes = 2; in evergreen_gpu_init()
3229 rdev->config.evergreen.max_simds = 2; in evergreen_gpu_init()
3230 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3231 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3232 rdev->config.evergreen.max_threads = 192; in evergreen_gpu_init()
3233 rdev->config.evergreen.max_gs_threads = 16; in evergreen_gpu_init()
3234 rdev->config.evergreen.max_stack_entries = 256; in evergreen_gpu_init()
3235 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3236 rdev->config.evergreen.sx_max_export_size = 128; in evergreen_gpu_init()
3237 rdev->config.evergreen.sx_max_export_pos_size = 32; in evergreen_gpu_init()
3238 rdev->config.evergreen.sx_max_export_smx_size = 96; in evergreen_gpu_init()
3239 rdev->config.evergreen.max_hw_contexts = 4; in evergreen_gpu_init()
3240 rdev->config.evergreen.sq_num_cf_insts = 1; in evergreen_gpu_init()
3242 rdev->config.evergreen.sc_prim_fifo_size = 0x40; in evergreen_gpu_init()
3243 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3244 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3248 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3249 rdev->config.evergreen.max_pipes = 2; in evergreen_gpu_init()
3250 rdev->config.evergreen.max_tile_pipes = 2; in evergreen_gpu_init()
3251 rdev->config.evergreen.max_simds = 2; in evergreen_gpu_init()
3252 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3253 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3254 rdev->config.evergreen.max_threads = 192; in evergreen_gpu_init()
3255 rdev->config.evergreen.max_gs_threads = 16; in evergreen_gpu_init()
3256 rdev->config.evergreen.max_stack_entries = 256; in evergreen_gpu_init()
3257 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3258 rdev->config.evergreen.sx_max_export_size = 128; in evergreen_gpu_init()
3259 rdev->config.evergreen.sx_max_export_pos_size = 32; in evergreen_gpu_init()
3260 rdev->config.evergreen.sx_max_export_smx_size = 96; in evergreen_gpu_init()
3261 rdev->config.evergreen.max_hw_contexts = 4; in evergreen_gpu_init()
3262 rdev->config.evergreen.sq_num_cf_insts = 1; in evergreen_gpu_init()
3264 rdev->config.evergreen.sc_prim_fifo_size = 0x40; in evergreen_gpu_init()
3265 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3266 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3270 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3271 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3272 rdev->config.evergreen.max_tile_pipes = 4; in evergreen_gpu_init()
3273 if (rdev->pdev->device == 0x9648) in evergreen_gpu_init()
3274 rdev->config.evergreen.max_simds = 3; in evergreen_gpu_init()
3275 else if ((rdev->pdev->device == 0x9647) || in evergreen_gpu_init()
3276 (rdev->pdev->device == 0x964a)) in evergreen_gpu_init()
3277 rdev->config.evergreen.max_simds = 4; in evergreen_gpu_init()
3279 rdev->config.evergreen.max_simds = 5; in evergreen_gpu_init()
3280 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3281 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3282 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3283 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3284 rdev->config.evergreen.max_stack_entries = 256; in evergreen_gpu_init()
3285 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3286 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3287 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3288 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3289 rdev->config.evergreen.max_hw_contexts = 8; in evergreen_gpu_init()
3290 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3292 rdev->config.evergreen.sc_prim_fifo_size = 0x40; in evergreen_gpu_init()
3293 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3294 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3298 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3299 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3300 rdev->config.evergreen.max_tile_pipes = 4; in evergreen_gpu_init()
3301 rdev->config.evergreen.max_simds = 2; in evergreen_gpu_init()
3302 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3303 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3304 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3305 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3306 rdev->config.evergreen.max_stack_entries = 512; in evergreen_gpu_init()
3307 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3308 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3309 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3310 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3311 rdev->config.evergreen.max_hw_contexts = 4; in evergreen_gpu_init()
3312 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3314 rdev->config.evergreen.sc_prim_fifo_size = 0x40; in evergreen_gpu_init()
3315 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3316 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3320 rdev->config.evergreen.num_ses = 2; in evergreen_gpu_init()
3321 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3322 rdev->config.evergreen.max_tile_pipes = 8; in evergreen_gpu_init()
3323 rdev->config.evergreen.max_simds = 7; in evergreen_gpu_init()
3324 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3325 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3326 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3327 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3328 rdev->config.evergreen.max_stack_entries = 512; in evergreen_gpu_init()
3329 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3330 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3331 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3332 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3333 rdev->config.evergreen.max_hw_contexts = 8; in evergreen_gpu_init()
3334 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3336 rdev->config.evergreen.sc_prim_fifo_size = 0x100; in evergreen_gpu_init()
3337 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3338 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3342 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3343 rdev->config.evergreen.max_pipes = 4; in evergreen_gpu_init()
3344 rdev->config.evergreen.max_tile_pipes = 4; in evergreen_gpu_init()
3345 rdev->config.evergreen.max_simds = 6; in evergreen_gpu_init()
3346 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3347 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3348 rdev->config.evergreen.max_threads = 248; in evergreen_gpu_init()
3349 rdev->config.evergreen.max_gs_threads = 32; in evergreen_gpu_init()
3350 rdev->config.evergreen.max_stack_entries = 256; in evergreen_gpu_init()
3351 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3352 rdev->config.evergreen.sx_max_export_size = 256; in evergreen_gpu_init()
3353 rdev->config.evergreen.sx_max_export_pos_size = 64; in evergreen_gpu_init()
3354 rdev->config.evergreen.sx_max_export_smx_size = 192; in evergreen_gpu_init()
3355 rdev->config.evergreen.max_hw_contexts = 8; in evergreen_gpu_init()
3356 rdev->config.evergreen.sq_num_cf_insts = 2; in evergreen_gpu_init()
3358 rdev->config.evergreen.sc_prim_fifo_size = 0x100; in evergreen_gpu_init()
3359 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3360 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3364 rdev->config.evergreen.num_ses = 1; in evergreen_gpu_init()
3365 rdev->config.evergreen.max_pipes = 2; in evergreen_gpu_init()
3366 rdev->config.evergreen.max_tile_pipes = 2; in evergreen_gpu_init()
3367 rdev->config.evergreen.max_simds = 2; in evergreen_gpu_init()
3368 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses; in evergreen_gpu_init()
3369 rdev->config.evergreen.max_gprs = 256; in evergreen_gpu_init()
3370 rdev->config.evergreen.max_threads = 192; in evergreen_gpu_init()
3371 rdev->config.evergreen.max_gs_threads = 16; in evergreen_gpu_init()
3372 rdev->config.evergreen.max_stack_entries = 256; in evergreen_gpu_init()
3373 rdev->config.evergreen.sx_num_of_sets = 4; in evergreen_gpu_init()
3374 rdev->config.evergreen.sx_max_export_size = 128; in evergreen_gpu_init()
3375 rdev->config.evergreen.sx_max_export_pos_size = 32; in evergreen_gpu_init()
3376 rdev->config.evergreen.sx_max_export_smx_size = 96; in evergreen_gpu_init()
3377 rdev->config.evergreen.max_hw_contexts = 4; in evergreen_gpu_init()
3378 rdev->config.evergreen.sq_num_cf_insts = 1; in evergreen_gpu_init()
3380 rdev->config.evergreen.sc_prim_fifo_size = 0x40; in evergreen_gpu_init()
3381 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30; in evergreen_gpu_init()
3382 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130; in evergreen_gpu_init()
3400 evergreen_fix_pci_max_read_req_size(rdev); in evergreen_gpu_init()
3403 if ((rdev->family == CHIP_PALM) || in evergreen_gpu_init()
3404 (rdev->family == CHIP_SUMO) || in evergreen_gpu_init()
3405 (rdev->family == CHIP_SUMO2)) in evergreen_gpu_init()
3417 rdev->config.evergreen.tile_config = 0; in evergreen_gpu_init()
3418 switch (rdev->config.evergreen.max_tile_pipes) { in evergreen_gpu_init()
3421 rdev->config.evergreen.tile_config |= (0 << 0); in evergreen_gpu_init()
3424 rdev->config.evergreen.tile_config |= (1 << 0); in evergreen_gpu_init()
3427 rdev->config.evergreen.tile_config |= (2 << 0); in evergreen_gpu_init()
3430 rdev->config.evergreen.tile_config |= (3 << 0); in evergreen_gpu_init()
3434 if (rdev->flags & RADEON_IS_IGP) in evergreen_gpu_init()
3435 rdev->config.evergreen.tile_config |= 1 << 4; in evergreen_gpu_init()
3439 rdev->config.evergreen.tile_config |= 0 << 4; in evergreen_gpu_init()
3442 rdev->config.evergreen.tile_config |= 1 << 4; in evergreen_gpu_init()
3446 rdev->config.evergreen.tile_config |= 2 << 4; in evergreen_gpu_init()
3450 rdev->config.evergreen.tile_config |= 0 << 8; in evergreen_gpu_init()
3451 rdev->config.evergreen.tile_config |= in evergreen_gpu_init()
3454 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) { in evergreen_gpu_init()
3464 for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) { in evergreen_gpu_init()
3477 for (i = 0; i < rdev->config.evergreen.max_backends; i++) in evergreen_gpu_init()
3481 for (i = 0; i < rdev->config.evergreen.max_backends; i++) in evergreen_gpu_init()
3485 for (i = 0; i < rdev->config.evergreen.num_ses; i++) { in evergreen_gpu_init()
3491 simd_disable_bitmap |= 0xffffffff << rdev->config.evergreen.max_simds; in evergreen_gpu_init()
3495 rdev->config.evergreen.active_simds = hweight32(~tmp); in evergreen_gpu_init()
3508 if ((rdev->config.evergreen.max_backends == 1) && in evergreen_gpu_init()
3509 (rdev->flags & RADEON_IS_IGP)) { in evergreen_gpu_init()
3519 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends, in evergreen_gpu_init()
3522 rdev->config.evergreen.backend_map = tmp; in evergreen_gpu_init()
3548 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets); in evergreen_gpu_init()
3551 if (rdev->family <= CHIP_SUMO2) in evergreen_gpu_init()
3554 …WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) … in evergreen_gpu_init()
3555 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) | in evergreen_gpu_init()
3556 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1))); in evergreen_gpu_init()
3558 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) | in evergreen_gpu_init()
3559 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) | in evergreen_gpu_init()
3560 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size))); in evergreen_gpu_init()
3567 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) | in evergreen_gpu_init()
3584 switch (rdev->family) { in evergreen_gpu_init()
3599 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32); in evergreen_gpu_init()
3600 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32); in evergreen_gpu_init()
3602 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32); in evergreen_gpu_init()
3603 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32); in evergreen_gpu_init()
3604 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32); in evergreen_gpu_init()
3605 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32); in evergreen_gpu_init()
3607 switch (rdev->family) { in evergreen_gpu_init()
3620 …sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count)… in evergreen_gpu_init()
3621 …sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count)… in evergreen_gpu_init()
3622 …sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count)… in evergreen_gpu_init()
3623 …sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count… in evergreen_gpu_init()
3624 …sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_coun… in evergreen_gpu_init()
3626 …sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6… in evergreen_gpu_init()
3627 …sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / … in evergreen_gpu_init()
3628 …sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6… in evergreen_gpu_init()
3629 …sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / … in evergreen_gpu_init()
3630 …sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6… in evergreen_gpu_init()
3631 …sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / … in evergreen_gpu_init()
3648 switch (rdev->family) { in evergreen_gpu_init()
3712 int evergreen_mc_init(struct radeon_device *rdev) in evergreen_mc_init() argument
3718 rdev->mc.vram_is_ddr = true; in evergreen_mc_init()
3719 if ((rdev->family == CHIP_PALM) || in evergreen_mc_init()
3720 (rdev->family == CHIP_SUMO) || in evergreen_mc_init()
3721 (rdev->family == CHIP_SUMO2)) in evergreen_mc_init()
3748 rdev->mc.vram_width = numchan * chansize; in evergreen_mc_init()
3750 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); in evergreen_mc_init()
3751 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); in evergreen_mc_init()
3753 if ((rdev->family == CHIP_PALM) || in evergreen_mc_init()
3754 (rdev->family == CHIP_SUMO) || in evergreen_mc_init()
3755 (rdev->family == CHIP_SUMO2)) { in evergreen_mc_init()
3757 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE); in evergreen_mc_init()
3758 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE); in evergreen_mc_init()
3761 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL; in evergreen_mc_init()
3762 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL; in evergreen_mc_init()
3764 rdev->mc.visible_vram_size = rdev->mc.aper_size; in evergreen_mc_init()
3765 r700_vram_gtt_location(rdev, &rdev->mc); in evergreen_mc_init()
3766 radeon_update_bandwidth_info(rdev); in evergreen_mc_init()
3771 void evergreen_print_gpu_status_regs(struct radeon_device *rdev) in evergreen_print_gpu_status_regs() argument
3773 dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n", in evergreen_print_gpu_status_regs()
3775 dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n", in evergreen_print_gpu_status_regs()
3777 dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n", in evergreen_print_gpu_status_regs()
3779 dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n", in evergreen_print_gpu_status_regs()
3781 dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n", in evergreen_print_gpu_status_regs()
3783 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n", in evergreen_print_gpu_status_regs()
3785 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n", in evergreen_print_gpu_status_regs()
3787 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n", in evergreen_print_gpu_status_regs()
3789 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n", in evergreen_print_gpu_status_regs()
3791 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n", in evergreen_print_gpu_status_regs()
3793 if (rdev->family >= CHIP_CAYMAN) { in evergreen_print_gpu_status_regs()
3794 dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n", in evergreen_print_gpu_status_regs()
3799 bool evergreen_is_display_hung(struct radeon_device *rdev) in evergreen_is_display_hung() argument
3805 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_is_display_hung()
3813 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_is_display_hung()
3828 u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev) in evergreen_gpu_check_soft_reset() argument
3880 if (evergreen_is_display_hung(rdev)) in evergreen_gpu_check_soft_reset()
3897 static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask) in evergreen_gpu_soft_reset() argument
3906 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask); in evergreen_gpu_soft_reset()
3908 evergreen_print_gpu_status_regs(rdev); in evergreen_gpu_soft_reset()
3922 evergreen_mc_stop(rdev, &save); in evergreen_gpu_soft_reset()
3923 if (evergreen_mc_wait_for_idle(rdev)) { in evergreen_gpu_soft_reset()
3924 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); in evergreen_gpu_soft_reset()
3969 if (!(rdev->flags & RADEON_IS_IGP)) { in evergreen_gpu_soft_reset()
3977 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp); in evergreen_gpu_soft_reset()
3991 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp); in evergreen_gpu_soft_reset()
4005 evergreen_mc_resume(rdev, &save); in evergreen_gpu_soft_reset()
4008 evergreen_print_gpu_status_regs(rdev); in evergreen_gpu_soft_reset()
4011 void evergreen_gpu_pci_config_reset(struct radeon_device *rdev) in evergreen_gpu_pci_config_reset() argument
4016 dev_info(rdev->dev, "GPU pci config reset\n"); in evergreen_gpu_pci_config_reset()
4030 r600_rlc_stop(rdev); in evergreen_gpu_pci_config_reset()
4035 rv770_set_clk_bypass_mode(rdev); in evergreen_gpu_pci_config_reset()
4037 pci_clear_master(rdev->pdev); in evergreen_gpu_pci_config_reset()
4039 evergreen_mc_stop(rdev, &save); in evergreen_gpu_pci_config_reset()
4040 if (evergreen_mc_wait_for_idle(rdev)) { in evergreen_gpu_pci_config_reset()
4041 dev_warn(rdev->dev, "Wait for MC idle timed out !\n"); in evergreen_gpu_pci_config_reset()
4044 radeon_pci_config_reset(rdev); in evergreen_gpu_pci_config_reset()
4046 for (i = 0; i < rdev->usec_timeout; i++) { in evergreen_gpu_pci_config_reset()
4053 int evergreen_asic_reset(struct radeon_device *rdev, bool hard) in evergreen_asic_reset() argument
4058 evergreen_gpu_pci_config_reset(rdev); in evergreen_asic_reset()
4062 reset_mask = evergreen_gpu_check_soft_reset(rdev); in evergreen_asic_reset()
4065 r600_set_bios_scratch_engine_hung(rdev, true); in evergreen_asic_reset()
4068 evergreen_gpu_soft_reset(rdev, reset_mask); in evergreen_asic_reset()
4070 reset_mask = evergreen_gpu_check_soft_reset(rdev); in evergreen_asic_reset()
4074 evergreen_gpu_pci_config_reset(rdev); in evergreen_asic_reset()
4076 reset_mask = evergreen_gpu_check_soft_reset(rdev); in evergreen_asic_reset()
4079 r600_set_bios_scratch_engine_hung(rdev, false); in evergreen_asic_reset()
4093 bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) in evergreen_gfx_is_lockup() argument
4095 u32 reset_mask = evergreen_gpu_check_soft_reset(rdev); in evergreen_gfx_is_lockup()
4100 radeon_ring_lockup_update(rdev, ring); in evergreen_gfx_is_lockup()
4103 return radeon_ring_test_lockup(rdev, ring); in evergreen_gfx_is_lockup()
4112 void sumo_rlc_fini(struct radeon_device *rdev) in sumo_rlc_fini() argument
4117 if (rdev->rlc.save_restore_obj) { in sumo_rlc_fini()
4118 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false); in sumo_rlc_fini()
4120 dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r); in sumo_rlc_fini()
4121 radeon_bo_unpin(rdev->rlc.save_restore_obj); in sumo_rlc_fini()
4122 radeon_bo_unreserve(rdev->rlc.save_restore_obj); in sumo_rlc_fini()
4124 radeon_bo_unref(&rdev->rlc.save_restore_obj); in sumo_rlc_fini()
4125 rdev->rlc.save_restore_obj = NULL; in sumo_rlc_fini()
4129 if (rdev->rlc.clear_state_obj) { in sumo_rlc_fini()
4130 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false); in sumo_rlc_fini()
4132 dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r); in sumo_rlc_fini()
4133 radeon_bo_unpin(rdev->rlc.clear_state_obj); in sumo_rlc_fini()
4134 radeon_bo_unreserve(rdev->rlc.clear_state_obj); in sumo_rlc_fini()
4136 radeon_bo_unref(&rdev->rlc.clear_state_obj); in sumo_rlc_fini()
4137 rdev->rlc.clear_state_obj = NULL; in sumo_rlc_fini()
4141 if (rdev->rlc.cp_table_obj) { in sumo_rlc_fini()
4142 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false); in sumo_rlc_fini()
4144 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r); in sumo_rlc_fini()
4145 radeon_bo_unpin(rdev->rlc.cp_table_obj); in sumo_rlc_fini()
4146 radeon_bo_unreserve(rdev->rlc.cp_table_obj); in sumo_rlc_fini()
4148 radeon_bo_unref(&rdev->rlc.cp_table_obj); in sumo_rlc_fini()
4149 rdev->rlc.cp_table_obj = NULL; in sumo_rlc_fini()
4155 int sumo_rlc_init(struct radeon_device *rdev) in sumo_rlc_init() argument
4165 src_ptr = rdev->rlc.reg_list; in sumo_rlc_init()
4166 dws = rdev->rlc.reg_list_size; in sumo_rlc_init()
4167 if (rdev->family >= CHIP_BONAIRE) { in sumo_rlc_init()
4170 cs_data = rdev->rlc.cs_data; in sumo_rlc_init()
4174 if (rdev->rlc.save_restore_obj == NULL) { in sumo_rlc_init()
4175 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true, in sumo_rlc_init()
4177 NULL, &rdev->rlc.save_restore_obj); in sumo_rlc_init()
4179 dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r); in sumo_rlc_init()
4184 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false); in sumo_rlc_init()
4186 sumo_rlc_fini(rdev); in sumo_rlc_init()
4189 r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM, in sumo_rlc_init()
4190 &rdev->rlc.save_restore_gpu_addr); in sumo_rlc_init()
4192 radeon_bo_unreserve(rdev->rlc.save_restore_obj); in sumo_rlc_init()
4193 dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r); in sumo_rlc_init()
4194 sumo_rlc_fini(rdev); in sumo_rlc_init()
4198 r = radeon_bo_kmap(rdev->rlc.save_restore_obj, (void **)&rdev->rlc.sr_ptr); in sumo_rlc_init()
4200 dev_warn(rdev->dev, "(%d) map RLC sr bo failed\n", r); in sumo_rlc_init()
4201 sumo_rlc_fini(rdev); in sumo_rlc_init()
4205 dst_ptr = rdev->rlc.sr_ptr; in sumo_rlc_init()
4206 if (rdev->family >= CHIP_TAHITI) { in sumo_rlc_init()
4208 for (i = 0; i < rdev->rlc.reg_list_size; i++) in sumo_rlc_init()
4228 radeon_bo_kunmap(rdev->rlc.save_restore_obj); in sumo_rlc_init()
4229 radeon_bo_unreserve(rdev->rlc.save_restore_obj); in sumo_rlc_init()
4234 if (rdev->family >= CHIP_BONAIRE) { in sumo_rlc_init()
4235 rdev->rlc.clear_state_size = dws = cik_get_csb_size(rdev); in sumo_rlc_init()
4236 } else if (rdev->family >= CHIP_TAHITI) { in sumo_rlc_init()
4237 rdev->rlc.clear_state_size = si_get_csb_size(rdev); in sumo_rlc_init()
4238 dws = rdev->rlc.clear_state_size + (256 / 4); in sumo_rlc_init()
4250 rdev->rlc.clear_state_size = dws; in sumo_rlc_init()
4253 if (rdev->rlc.clear_state_obj == NULL) { in sumo_rlc_init()
4254 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true, in sumo_rlc_init()
4256 NULL, &rdev->rlc.clear_state_obj); in sumo_rlc_init()
4258 dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r); in sumo_rlc_init()
4259 sumo_rlc_fini(rdev); in sumo_rlc_init()
4263 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false); in sumo_rlc_init()
4265 sumo_rlc_fini(rdev); in sumo_rlc_init()
4268 r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM, in sumo_rlc_init()
4269 &rdev->rlc.clear_state_gpu_addr); in sumo_rlc_init()
4271 radeon_bo_unreserve(rdev->rlc.clear_state_obj); in sumo_rlc_init()
4272 dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r); in sumo_rlc_init()
4273 sumo_rlc_fini(rdev); in sumo_rlc_init()
4277 r = radeon_bo_kmap(rdev->rlc.clear_state_obj, (void **)&rdev->rlc.cs_ptr); in sumo_rlc_init()
4279 dev_warn(rdev->dev, "(%d) map RLC c bo failed\n", r); in sumo_rlc_init()
4280 sumo_rlc_fini(rdev); in sumo_rlc_init()
4284 dst_ptr = rdev->rlc.cs_ptr; in sumo_rlc_init()
4285 if (rdev->family >= CHIP_BONAIRE) { in sumo_rlc_init()
4286 cik_get_csb_buffer(rdev, dst_ptr); in sumo_rlc_init()
4287 } else if (rdev->family >= CHIP_TAHITI) { in sumo_rlc_init()
4288 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + 256; in sumo_rlc_init()
4291 dst_ptr[2] = cpu_to_le32(rdev->rlc.clear_state_size); in sumo_rlc_init()
4292 si_get_csb_buffer(rdev, &dst_ptr[(256/4)]); in sumo_rlc_init()
4295 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + (reg_list_blk_index * 4); in sumo_rlc_init()
4324 radeon_bo_kunmap(rdev->rlc.clear_state_obj); in sumo_rlc_init()
4325 radeon_bo_unreserve(rdev->rlc.clear_state_obj); in sumo_rlc_init()
4328 if (rdev->rlc.cp_table_size) { in sumo_rlc_init()
4329 if (rdev->rlc.cp_table_obj == NULL) { in sumo_rlc_init()
4330 r = radeon_bo_create(rdev, rdev->rlc.cp_table_size, in sumo_rlc_init()
4333 NULL, &rdev->rlc.cp_table_obj); in sumo_rlc_init()
4335 dev_warn(rdev->dev, "(%d) create RLC cp table bo failed\n", r); in sumo_rlc_init()
4336 sumo_rlc_fini(rdev); in sumo_rlc_init()
4341 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false); in sumo_rlc_init()
4343 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r); in sumo_rlc_init()
4344 sumo_rlc_fini(rdev); in sumo_rlc_init()
4347 r = radeon_bo_pin(rdev->rlc.cp_table_obj, RADEON_GEM_DOMAIN_VRAM, in sumo_rlc_init()
4348 &rdev->rlc.cp_table_gpu_addr); in sumo_rlc_init()
4350 radeon_bo_unreserve(rdev->rlc.cp_table_obj); in sumo_rlc_init()
4351 dev_warn(rdev->dev, "(%d) pin RLC cp_table bo failed\n", r); in sumo_rlc_init()
4352 sumo_rlc_fini(rdev); in sumo_rlc_init()
4355 r = radeon_bo_kmap(rdev->rlc.cp_table_obj, (void **)&rdev->rlc.cp_table_ptr); in sumo_rlc_init()
4357 dev_warn(rdev->dev, "(%d) map RLC cp table bo failed\n", r); in sumo_rlc_init()
4358 sumo_rlc_fini(rdev); in sumo_rlc_init()
4362 cik_init_cp_pg_table(rdev); in sumo_rlc_init()
4364 radeon_bo_kunmap(rdev->rlc.cp_table_obj); in sumo_rlc_init()
4365 radeon_bo_unreserve(rdev->rlc.cp_table_obj); in sumo_rlc_init()
4372 static void evergreen_rlc_start(struct radeon_device *rdev) in evergreen_rlc_start() argument
4376 if (rdev->flags & RADEON_IS_IGP) { in evergreen_rlc_start()
4383 int evergreen_rlc_resume(struct radeon_device *rdev) in evergreen_rlc_resume() argument
4388 if (!rdev->rlc_fw) in evergreen_rlc_resume()
4391 r600_rlc_stop(rdev); in evergreen_rlc_resume()
4395 if (rdev->flags & RADEON_IS_IGP) { in evergreen_rlc_resume()
4396 if (rdev->family == CHIP_ARUBA) { in evergreen_rlc_resume()
4398 3 | (3 << (16 * rdev->config.cayman.max_shader_engines)); in evergreen_rlc_resume()
4401 tmp |= 0xffffffff << rdev->config.cayman.max_simds_per_se; in evergreen_rlc_resume()
4403 if (tmp == rdev->config.cayman.max_simds_per_se) { in evergreen_rlc_resume()
4414 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8); in evergreen_rlc_resume()
4415 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8); in evergreen_rlc_resume()
4426 fw_data = (const __be32 *)rdev->rlc_fw->data; in evergreen_rlc_resume()
4427 if (rdev->family >= CHIP_ARUBA) { in evergreen_rlc_resume()
4432 } else if (rdev->family >= CHIP_CAYMAN) { in evergreen_rlc_resume()
4445 evergreen_rlc_start(rdev); in evergreen_rlc_resume()
4452 u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc) in evergreen_get_vblank_counter() argument
4454 if (crtc >= rdev->num_crtc) in evergreen_get_vblank_counter()
4460 void evergreen_disable_interrupt_state(struct radeon_device *rdev) in evergreen_disable_interrupt_state() argument
4465 if (rdev->family >= CHIP_CAYMAN) { in evergreen_disable_interrupt_state()
4466 cayman_cp_int_cntl_setup(rdev, 0, in evergreen_disable_interrupt_state()
4468 cayman_cp_int_cntl_setup(rdev, 1, 0); in evergreen_disable_interrupt_state()
4469 cayman_cp_int_cntl_setup(rdev, 2, 0); in evergreen_disable_interrupt_state()
4478 for (i = 0; i < rdev->num_crtc; i++) in evergreen_disable_interrupt_state()
4480 for (i = 0; i < rdev->num_crtc; i++) in evergreen_disable_interrupt_state()
4484 if (!ASIC_IS_DCE5(rdev)) in evergreen_disable_interrupt_state()
4493 int evergreen_irq_set(struct radeon_device *rdev) in evergreen_irq_set() argument
4502 if (!rdev->irq.installed) { in evergreen_irq_set()
4507 if (!rdev->ih.enabled) { in evergreen_irq_set()
4508 r600_disable_interrupts(rdev); in evergreen_irq_set()
4510 evergreen_disable_interrupt_state(rdev); in evergreen_irq_set()
4514 if (rdev->family == CHIP_ARUBA) in evergreen_irq_set()
4523 if (rdev->family >= CHIP_CAYMAN) { in evergreen_irq_set()
4525 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { in evergreen_irq_set()
4529 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) { in evergreen_irq_set()
4533 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) { in evergreen_irq_set()
4538 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { in evergreen_irq_set()
4545 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) { in evergreen_irq_set()
4550 if (rdev->family >= CHIP_CAYMAN) { in evergreen_irq_set()
4552 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) { in evergreen_irq_set()
4558 if (rdev->irq.dpm_thermal) { in evergreen_irq_set()
4563 if (rdev->family >= CHIP_CAYMAN) { in evergreen_irq_set()
4564 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl); in evergreen_irq_set()
4565 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1); in evergreen_irq_set()
4566 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2); in evergreen_irq_set()
4572 if (rdev->family >= CHIP_CAYMAN) in evergreen_irq_set()
4577 for (i = 0; i < rdev->num_crtc; i++) { in evergreen_irq_set()
4579 rdev, INT_MASK + crtc_offsets[i], in evergreen_irq_set()
4581 rdev->irq.crtc_vblank_int[i] || in evergreen_irq_set()
4582 atomic_read(&rdev->irq.pflip[i]), "vblank", i); in evergreen_irq_set()
4585 for (i = 0; i < rdev->num_crtc; i++) in evergreen_irq_set()
4590 rdev, DC_HPDx_INT_CONTROL(i), in evergreen_irq_set()
4592 rdev->irq.hpd[i], "HPD", i); in evergreen_irq_set()
4595 if (rdev->family == CHIP_ARUBA) in evergreen_irq_set()
4602 rdev, AFMT_AUDIO_PACKET_CONTROL + crtc_offsets[i], in evergreen_irq_set()
4604 rdev->irq.afmt[i], "HDMI", i); in evergreen_irq_set()
4614 static void evergreen_irq_ack(struct radeon_device *rdev) in evergreen_irq_ack() argument
4617 u32 *grph_int = rdev->irq.stat_regs.evergreen.grph_int; in evergreen_irq_ack()
4618 u32 *disp_int = rdev->irq.stat_regs.evergreen.disp_int; in evergreen_irq_ack()
4619 u32 *afmt_status = rdev->irq.stat_regs.evergreen.afmt_status; in evergreen_irq_ack()
4624 if (i < rdev->num_crtc) in evergreen_irq_ack()
4629 for (i = 0; i < rdev->num_crtc; i += 2) { in evergreen_irq_ack()
4663 static void evergreen_irq_disable(struct radeon_device *rdev) in evergreen_irq_disable() argument
4665 r600_disable_interrupts(rdev); in evergreen_irq_disable()
4668 evergreen_irq_ack(rdev); in evergreen_irq_disable()
4669 evergreen_disable_interrupt_state(rdev); in evergreen_irq_disable()
4672 void evergreen_irq_suspend(struct radeon_device *rdev) in evergreen_irq_suspend() argument
4674 evergreen_irq_disable(rdev); in evergreen_irq_suspend()
4675 r600_rlc_stop(rdev); in evergreen_irq_suspend()
4678 static u32 evergreen_get_ih_wptr(struct radeon_device *rdev) in evergreen_get_ih_wptr() argument
4682 if (rdev->wb.enabled) in evergreen_get_ih_wptr()
4683 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]); in evergreen_get_ih_wptr()
4693 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n", in evergreen_get_ih_wptr()
4694 wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask); in evergreen_get_ih_wptr()
4695 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask; in evergreen_get_ih_wptr()
4700 return (wptr & rdev->ih.ptr_mask); in evergreen_get_ih_wptr()
4703 int evergreen_irq_process(struct radeon_device *rdev) in evergreen_irq_process() argument
4705 u32 *disp_int = rdev->irq.stat_regs.evergreen.disp_int; in evergreen_irq_process()
4706 u32 *afmt_status = rdev->irq.stat_regs.evergreen.afmt_status; in evergreen_irq_process()
4720 if (!rdev->ih.enabled || rdev->shutdown) in evergreen_irq_process()
4723 wptr = evergreen_get_ih_wptr(rdev); in evergreen_irq_process()
4727 if (atomic_xchg(&rdev->ih.lock, 1)) in evergreen_irq_process()
4730 rptr = rdev->ih.rptr; in evergreen_irq_process()
4737 evergreen_irq_ack(rdev); in evergreen_irq_process()
4742 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff; in evergreen_irq_process()
4743 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff; in evergreen_irq_process()
4758 if (rdev->irq.crtc_vblank_int[crtc_idx]) { in evergreen_irq_process()
4759 drm_handle_vblank(rdev->ddev, crtc_idx); in evergreen_irq_process()
4760 rdev->pm.vblank_sync = true; in evergreen_irq_process()
4761 wake_up(&rdev->irq.vblank_queue); in evergreen_irq_process()
4763 if (atomic_read(&rdev->irq.pflip[crtc_idx])) { in evergreen_irq_process()
4764 radeon_crtc_handle_vblank(rdev, in evergreen_irq_process()
4794 radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1); in evergreen_irq_process()
4843 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX); in evergreen_irq_process()
4853 dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data); in evergreen_irq_process()
4854 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n", in evergreen_irq_process()
4856 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n", in evergreen_irq_process()
4858 cayman_vm_decode_fault(rdev, status, addr); in evergreen_irq_process()
4864 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); in evergreen_irq_process()
4868 if (rdev->family >= CHIP_CAYMAN) { in evergreen_irq_process()
4871 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); in evergreen_irq_process()
4874 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX); in evergreen_irq_process()
4877 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX); in evergreen_irq_process()
4881 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); in evergreen_irq_process()
4885 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX); in evergreen_irq_process()
4889 rdev->pm.dpm.thermal.high_to_low = false; in evergreen_irq_process()
4894 rdev->pm.dpm.thermal.high_to_low = true; in evergreen_irq_process()
4901 if (rdev->family >= CHIP_CAYMAN) { in evergreen_irq_process()
4903 radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX); in evergreen_irq_process()
4913 rptr &= rdev->ih.ptr_mask; in evergreen_irq_process()
4917 schedule_work(&rdev->dp_work); in evergreen_irq_process()
4919 schedule_delayed_work(&rdev->hotplug_work, 0); in evergreen_irq_process()
4921 schedule_work(&rdev->audio_work); in evergreen_irq_process()
4922 if (queue_thermal && rdev->pm.dpm_enabled) in evergreen_irq_process()
4923 schedule_work(&rdev->pm.dpm.thermal.work); in evergreen_irq_process()
4924 rdev->ih.rptr = rptr; in evergreen_irq_process()
4925 atomic_set(&rdev->ih.lock, 0); in evergreen_irq_process()
4928 wptr = evergreen_get_ih_wptr(rdev); in evergreen_irq_process()
4935 static void evergreen_uvd_init(struct radeon_device *rdev) in evergreen_uvd_init() argument
4939 if (!rdev->has_uvd) in evergreen_uvd_init()
4942 r = radeon_uvd_init(rdev); in evergreen_uvd_init()
4944 dev_err(rdev->dev, "failed UVD (%d) init.\n", r); in evergreen_uvd_init()
4951 rdev->has_uvd = false; in evergreen_uvd_init()
4954 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL; in evergreen_uvd_init()
4955 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096); in evergreen_uvd_init()
4958 static void evergreen_uvd_start(struct radeon_device *rdev) in evergreen_uvd_start() argument
4962 if (!rdev->has_uvd) in evergreen_uvd_start()
4965 r = uvd_v2_2_resume(rdev); in evergreen_uvd_start()
4967 dev_err(rdev->dev, "failed UVD resume (%d).\n", r); in evergreen_uvd_start()
4970 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX); in evergreen_uvd_start()
4972 dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r); in evergreen_uvd_start()
4978 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0; in evergreen_uvd_start()
4981 static void evergreen_uvd_resume(struct radeon_device *rdev) in evergreen_uvd_resume() argument
4986 if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size) in evergreen_uvd_resume()
4989 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX]; in evergreen_uvd_resume()
4990 r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0)); in evergreen_uvd_resume()
4992 dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r); in evergreen_uvd_resume()
4995 r = uvd_v1_0_init(rdev); in evergreen_uvd_resume()
4997 dev_err(rdev->dev, "failed initializing UVD (%d).\n", r); in evergreen_uvd_resume()
5002 static int evergreen_startup(struct radeon_device *rdev) in evergreen_startup() argument
5008 evergreen_pcie_gen2_enable(rdev); in evergreen_startup()
5010 evergreen_program_aspm(rdev); in evergreen_startup()
5013 r = r600_vram_scratch_init(rdev); in evergreen_startup()
5017 evergreen_mc_program(rdev); in evergreen_startup()
5019 if (ASIC_IS_DCE5(rdev) && !rdev->pm.dpm_enabled) { in evergreen_startup()
5020 r = ni_mc_load_microcode(rdev); in evergreen_startup()
5027 if (rdev->flags & RADEON_IS_AGP) { in evergreen_startup()
5028 evergreen_agp_enable(rdev); in evergreen_startup()
5030 r = evergreen_pcie_gart_enable(rdev); in evergreen_startup()
5034 evergreen_gpu_init(rdev); in evergreen_startup()
5037 if (rdev->flags & RADEON_IS_IGP) { in evergreen_startup()
5038 rdev->rlc.reg_list = sumo_rlc_save_restore_register_list; in evergreen_startup()
5039 rdev->rlc.reg_list_size = in evergreen_startup()
5041 rdev->rlc.cs_data = evergreen_cs_data; in evergreen_startup()
5042 r = sumo_rlc_init(rdev); in evergreen_startup()
5050 r = radeon_wb_init(rdev); in evergreen_startup()
5054 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); in evergreen_startup()
5056 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); in evergreen_startup()
5060 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX); in evergreen_startup()
5062 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r); in evergreen_startup()
5066 evergreen_uvd_start(rdev); in evergreen_startup()
5069 if (!rdev->irq.installed) { in evergreen_startup()
5070 r = radeon_irq_kms_init(rdev); in evergreen_startup()
5075 r = r600_irq_init(rdev); in evergreen_startup()
5078 radeon_irq_kms_fini(rdev); in evergreen_startup()
5081 evergreen_irq_set(rdev); in evergreen_startup()
5083 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; in evergreen_startup()
5084 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET, in evergreen_startup()
5089 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX]; in evergreen_startup()
5090 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET, in evergreen_startup()
5095 r = evergreen_cp_load_microcode(rdev); in evergreen_startup()
5098 r = evergreen_cp_resume(rdev); in evergreen_startup()
5101 r = r600_dma_resume(rdev); in evergreen_startup()
5105 evergreen_uvd_resume(rdev); in evergreen_startup()
5107 r = radeon_ib_pool_init(rdev); in evergreen_startup()
5109 dev_err(rdev->dev, "IB initialization failed (%d).\n", r); in evergreen_startup()
5113 r = radeon_audio_init(rdev); in evergreen_startup()
5122 int evergreen_resume(struct radeon_device *rdev) in evergreen_resume() argument
5129 if (radeon_asic_reset(rdev)) in evergreen_resume()
5130 dev_warn(rdev->dev, "GPU reset failed !\n"); in evergreen_resume()
5136 atom_asic_init(rdev->mode_info.atom_context); in evergreen_resume()
5139 evergreen_init_golden_registers(rdev); in evergreen_resume()
5141 if (rdev->pm.pm_method == PM_METHOD_DPM) in evergreen_resume()
5142 radeon_pm_resume(rdev); in evergreen_resume()
5144 rdev->accel_working = true; in evergreen_resume()
5145 r = evergreen_startup(rdev); in evergreen_resume()
5148 rdev->accel_working = false; in evergreen_resume()
5156 int evergreen_suspend(struct radeon_device *rdev) in evergreen_suspend() argument
5158 radeon_pm_suspend(rdev); in evergreen_suspend()
5159 radeon_audio_fini(rdev); in evergreen_suspend()
5160 if (rdev->has_uvd) { in evergreen_suspend()
5161 radeon_uvd_suspend(rdev); in evergreen_suspend()
5162 uvd_v1_0_fini(rdev); in evergreen_suspend()
5164 r700_cp_stop(rdev); in evergreen_suspend()
5165 r600_dma_stop(rdev); in evergreen_suspend()
5166 evergreen_irq_suspend(rdev); in evergreen_suspend()
5167 radeon_wb_disable(rdev); in evergreen_suspend()
5168 evergreen_pcie_gart_disable(rdev); in evergreen_suspend()
5179 int evergreen_init(struct radeon_device *rdev) in evergreen_init() argument
5184 if (!radeon_get_bios(rdev)) { in evergreen_init()
5185 if (ASIC_IS_AVIVO(rdev)) in evergreen_init()
5189 if (!rdev->is_atom_bios) { in evergreen_init()
5190 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n"); in evergreen_init()
5193 r = radeon_atombios_init(rdev); in evergreen_init()
5199 if (radeon_asic_reset(rdev)) in evergreen_init()
5200 dev_warn(rdev->dev, "GPU reset failed !\n"); in evergreen_init()
5202 if (!radeon_card_posted(rdev)) { in evergreen_init()
5203 if (!rdev->bios) { in evergreen_init()
5204 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); in evergreen_init()
5208 atom_asic_init(rdev->mode_info.atom_context); in evergreen_init()
5211 evergreen_init_golden_registers(rdev); in evergreen_init()
5213 r600_scratch_init(rdev); in evergreen_init()
5215 radeon_surface_init(rdev); in evergreen_init()
5217 radeon_get_clock_info(rdev->ddev); in evergreen_init()
5219 radeon_fence_driver_init(rdev); in evergreen_init()
5221 if (rdev->flags & RADEON_IS_AGP) { in evergreen_init()
5222 r = radeon_agp_init(rdev); in evergreen_init()
5224 radeon_agp_disable(rdev); in evergreen_init()
5227 r = evergreen_mc_init(rdev); in evergreen_init()
5231 r = radeon_bo_init(rdev); in evergreen_init()
5235 if (ASIC_IS_DCE5(rdev)) { in evergreen_init()
5236 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) { in evergreen_init()
5237 r = ni_init_microcode(rdev); in evergreen_init()
5244 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) { in evergreen_init()
5245 r = r600_init_microcode(rdev); in evergreen_init()
5254 radeon_pm_init(rdev); in evergreen_init()
5256 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL; in evergreen_init()
5257 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024); in evergreen_init()
5259 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL; in evergreen_init()
5260 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024); in evergreen_init()
5262 evergreen_uvd_init(rdev); in evergreen_init()
5264 rdev->ih.ring_obj = NULL; in evergreen_init()
5265 r600_ih_ring_init(rdev, 64 * 1024); in evergreen_init()
5267 r = r600_pcie_gart_init(rdev); in evergreen_init()
5271 rdev->accel_working = true; in evergreen_init()
5272 r = evergreen_startup(rdev); in evergreen_init()
5274 dev_err(rdev->dev, "disabling GPU acceleration\n"); in evergreen_init()
5275 r700_cp_fini(rdev); in evergreen_init()
5276 r600_dma_fini(rdev); in evergreen_init()
5277 r600_irq_fini(rdev); in evergreen_init()
5278 if (rdev->flags & RADEON_IS_IGP) in evergreen_init()
5279 sumo_rlc_fini(rdev); in evergreen_init()
5280 radeon_wb_fini(rdev); in evergreen_init()
5281 radeon_ib_pool_fini(rdev); in evergreen_init()
5282 radeon_irq_kms_fini(rdev); in evergreen_init()
5283 evergreen_pcie_gart_fini(rdev); in evergreen_init()
5284 rdev->accel_working = false; in evergreen_init()
5291 if (ASIC_IS_DCE5(rdev)) { in evergreen_init()
5292 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) { in evergreen_init()
5301 void evergreen_fini(struct radeon_device *rdev) in evergreen_fini() argument
5303 radeon_pm_fini(rdev); in evergreen_fini()
5304 radeon_audio_fini(rdev); in evergreen_fini()
5305 r700_cp_fini(rdev); in evergreen_fini()
5306 r600_dma_fini(rdev); in evergreen_fini()
5307 r600_irq_fini(rdev); in evergreen_fini()
5308 if (rdev->flags & RADEON_IS_IGP) in evergreen_fini()
5309 sumo_rlc_fini(rdev); in evergreen_fini()
5310 radeon_wb_fini(rdev); in evergreen_fini()
5311 radeon_ib_pool_fini(rdev); in evergreen_fini()
5312 radeon_irq_kms_fini(rdev); in evergreen_fini()
5313 uvd_v1_0_fini(rdev); in evergreen_fini()
5314 radeon_uvd_fini(rdev); in evergreen_fini()
5315 evergreen_pcie_gart_fini(rdev); in evergreen_fini()
5316 r600_vram_scratch_fini(rdev); in evergreen_fini()
5317 radeon_gem_fini(rdev); in evergreen_fini()
5318 radeon_fence_driver_fini(rdev); in evergreen_fini()
5319 radeon_agp_fini(rdev); in evergreen_fini()
5320 radeon_bo_fini(rdev); in evergreen_fini()
5321 radeon_atombios_fini(rdev); in evergreen_fini()
5322 kfree(rdev->bios); in evergreen_fini()
5323 rdev->bios = NULL; in evergreen_fini()
5326 void evergreen_pcie_gen2_enable(struct radeon_device *rdev) in evergreen_pcie_gen2_enable() argument
5333 if (rdev->flags & RADEON_IS_IGP) in evergreen_pcie_gen2_enable()
5336 if (!(rdev->flags & RADEON_IS_PCIE)) in evergreen_pcie_gen2_enable()
5340 if (ASIC_IS_X2(rdev)) in evergreen_pcie_gen2_enable()
5343 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) && in evergreen_pcie_gen2_enable()
5344 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT)) in evergreen_pcie_gen2_enable()
5389 void evergreen_program_aspm(struct radeon_device *rdev) in evergreen_program_aspm() argument
5404 if (!(rdev->flags & RADEON_IS_PCIE)) in evergreen_program_aspm()
5407 switch (rdev->family) { in evergreen_program_aspm()
5424 if (rdev->flags & RADEON_IS_IGP) in evergreen_program_aspm()
5446 if (rdev->family >= CHIP_BARTS) in evergreen_program_aspm()
5453 if (rdev->family >= CHIP_BARTS) in evergreen_program_aspm()
5483 if (rdev->family >= CHIP_BARTS) { in evergreen_program_aspm()
5515 if (rdev->family >= CHIP_BARTS) { in evergreen_program_aspm()
5532 if (rdev->family < CHIP_BARTS) in evergreen_program_aspm()