Lines Matching full:gpu
31 { .name = "etnaviv-gpu,2d" },
39 int etnaviv_gpu_get_param(struct etnaviv_gpu *gpu, u32 param, u64 *value) in etnaviv_gpu_get_param() argument
41 struct etnaviv_drm_private *priv = gpu->drm->dev_private; in etnaviv_gpu_get_param()
45 *value = gpu->identity.model; in etnaviv_gpu_get_param()
49 *value = gpu->identity.revision; in etnaviv_gpu_get_param()
53 *value = gpu->identity.features; in etnaviv_gpu_get_param()
57 *value = gpu->identity.minor_features0; in etnaviv_gpu_get_param()
61 *value = gpu->identity.minor_features1; in etnaviv_gpu_get_param()
65 *value = gpu->identity.minor_features2; in etnaviv_gpu_get_param()
69 *value = gpu->identity.minor_features3; in etnaviv_gpu_get_param()
73 *value = gpu->identity.minor_features4; in etnaviv_gpu_get_param()
77 *value = gpu->identity.minor_features5; in etnaviv_gpu_get_param()
81 *value = gpu->identity.minor_features6; in etnaviv_gpu_get_param()
85 *value = gpu->identity.minor_features7; in etnaviv_gpu_get_param()
89 *value = gpu->identity.minor_features8; in etnaviv_gpu_get_param()
93 *value = gpu->identity.minor_features9; in etnaviv_gpu_get_param()
97 *value = gpu->identity.minor_features10; in etnaviv_gpu_get_param()
101 *value = gpu->identity.minor_features11; in etnaviv_gpu_get_param()
105 *value = gpu->identity.stream_count; in etnaviv_gpu_get_param()
109 *value = gpu->identity.register_max; in etnaviv_gpu_get_param()
113 *value = gpu->identity.thread_count; in etnaviv_gpu_get_param()
117 *value = gpu->identity.vertex_cache_size; in etnaviv_gpu_get_param()
121 *value = gpu->identity.shader_core_count; in etnaviv_gpu_get_param()
125 *value = gpu->identity.pixel_pipes; in etnaviv_gpu_get_param()
129 *value = gpu->identity.vertex_output_buffer_size; in etnaviv_gpu_get_param()
133 *value = gpu->identity.buffer_size; in etnaviv_gpu_get_param()
137 *value = gpu->identity.instruction_count; in etnaviv_gpu_get_param()
141 *value = gpu->identity.num_constants; in etnaviv_gpu_get_param()
145 *value = gpu->identity.varyings_count; in etnaviv_gpu_get_param()
156 *value = gpu->identity.product_id; in etnaviv_gpu_get_param()
160 *value = gpu->identity.customer_id; in etnaviv_gpu_get_param()
164 *value = gpu->identity.eco_id; in etnaviv_gpu_get_param()
168 DBG("%s: invalid param: %u", dev_name(gpu->dev), param); in etnaviv_gpu_get_param()
176 #define etnaviv_is_model_rev(gpu, mod, rev) \ argument
177 ((gpu)->identity.model == chipModel_##mod && \
178 (gpu)->identity.revision == rev)
182 static void etnaviv_hw_specs(struct etnaviv_gpu *gpu) in etnaviv_hw_specs() argument
184 if (gpu->identity.minor_features0 & in etnaviv_hw_specs()
189 specs[0] = gpu_read(gpu, VIVS_HI_CHIP_SPECS); in etnaviv_hw_specs()
190 specs[1] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_2); in etnaviv_hw_specs()
191 specs[2] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_3); in etnaviv_hw_specs()
192 specs[3] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_4); in etnaviv_hw_specs()
194 gpu->identity.stream_count = etnaviv_field(specs[0], in etnaviv_hw_specs()
196 gpu->identity.register_max = etnaviv_field(specs[0], in etnaviv_hw_specs()
198 gpu->identity.thread_count = etnaviv_field(specs[0], in etnaviv_hw_specs()
200 gpu->identity.vertex_cache_size = etnaviv_field(specs[0], in etnaviv_hw_specs()
202 gpu->identity.shader_core_count = etnaviv_field(specs[0], in etnaviv_hw_specs()
204 gpu->identity.pixel_pipes = etnaviv_field(specs[0], in etnaviv_hw_specs()
206 gpu->identity.vertex_output_buffer_size = in etnaviv_hw_specs()
210 gpu->identity.buffer_size = etnaviv_field(specs[1], in etnaviv_hw_specs()
212 gpu->identity.instruction_count = etnaviv_field(specs[1], in etnaviv_hw_specs()
214 gpu->identity.num_constants = etnaviv_field(specs[1], in etnaviv_hw_specs()
217 gpu->identity.varyings_count = etnaviv_field(specs[2], in etnaviv_hw_specs()
224 gpu->identity.stream_count = streams; in etnaviv_hw_specs()
228 if (gpu->identity.stream_count == 0) { in etnaviv_hw_specs()
229 if (gpu->identity.model >= 0x1000) in etnaviv_hw_specs()
230 gpu->identity.stream_count = 4; in etnaviv_hw_specs()
232 gpu->identity.stream_count = 1; in etnaviv_hw_specs()
236 if (gpu->identity.register_max) in etnaviv_hw_specs()
237 gpu->identity.register_max = 1 << gpu->identity.register_max; in etnaviv_hw_specs()
238 else if (gpu->identity.model == chipModel_GC400) in etnaviv_hw_specs()
239 gpu->identity.register_max = 32; in etnaviv_hw_specs()
241 gpu->identity.register_max = 64; in etnaviv_hw_specs()
244 if (gpu->identity.thread_count) in etnaviv_hw_specs()
245 gpu->identity.thread_count = 1 << gpu->identity.thread_count; in etnaviv_hw_specs()
246 else if (gpu->identity.model == chipModel_GC400) in etnaviv_hw_specs()
247 gpu->identity.thread_count = 64; in etnaviv_hw_specs()
248 else if (gpu->identity.model == chipModel_GC500 || in etnaviv_hw_specs()
249 gpu->identity.model == chipModel_GC530) in etnaviv_hw_specs()
250 gpu->identity.thread_count = 128; in etnaviv_hw_specs()
252 gpu->identity.thread_count = 256; in etnaviv_hw_specs()
254 if (gpu->identity.vertex_cache_size == 0) in etnaviv_hw_specs()
255 gpu->identity.vertex_cache_size = 8; in etnaviv_hw_specs()
257 if (gpu->identity.shader_core_count == 0) { in etnaviv_hw_specs()
258 if (gpu->identity.model >= 0x1000) in etnaviv_hw_specs()
259 gpu->identity.shader_core_count = 2; in etnaviv_hw_specs()
261 gpu->identity.shader_core_count = 1; in etnaviv_hw_specs()
264 if (gpu->identity.pixel_pipes == 0) in etnaviv_hw_specs()
265 gpu->identity.pixel_pipes = 1; in etnaviv_hw_specs()
268 if (gpu->identity.vertex_output_buffer_size) { in etnaviv_hw_specs()
269 gpu->identity.vertex_output_buffer_size = in etnaviv_hw_specs()
270 1 << gpu->identity.vertex_output_buffer_size; in etnaviv_hw_specs()
271 } else if (gpu->identity.model == chipModel_GC400) { in etnaviv_hw_specs()
272 if (gpu->identity.revision < 0x4000) in etnaviv_hw_specs()
273 gpu->identity.vertex_output_buffer_size = 512; in etnaviv_hw_specs()
274 else if (gpu->identity.revision < 0x4200) in etnaviv_hw_specs()
275 gpu->identity.vertex_output_buffer_size = 256; in etnaviv_hw_specs()
277 gpu->identity.vertex_output_buffer_size = 128; in etnaviv_hw_specs()
279 gpu->identity.vertex_output_buffer_size = 512; in etnaviv_hw_specs()
282 switch (gpu->identity.instruction_count) { in etnaviv_hw_specs()
284 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108) || in etnaviv_hw_specs()
285 gpu->identity.model == chipModel_GC880) in etnaviv_hw_specs()
286 gpu->identity.instruction_count = 512; in etnaviv_hw_specs()
288 gpu->identity.instruction_count = 256; in etnaviv_hw_specs()
292 gpu->identity.instruction_count = 1024; in etnaviv_hw_specs()
296 gpu->identity.instruction_count = 2048; in etnaviv_hw_specs()
300 gpu->identity.instruction_count = 256; in etnaviv_hw_specs()
304 if (gpu->identity.num_constants == 0) in etnaviv_hw_specs()
305 gpu->identity.num_constants = 168; in etnaviv_hw_specs()
307 if (gpu->identity.varyings_count == 0) { in etnaviv_hw_specs()
308 if (gpu->identity.minor_features1 & chipMinorFeatures1_HALTI0) in etnaviv_hw_specs()
309 gpu->identity.varyings_count = 12; in etnaviv_hw_specs()
311 gpu->identity.varyings_count = 8; in etnaviv_hw_specs()
318 if (etnaviv_is_model_rev(gpu, GC5000, 0x5434) || in etnaviv_hw_specs()
319 etnaviv_is_model_rev(gpu, GC4000, 0x5222) || in etnaviv_hw_specs()
320 etnaviv_is_model_rev(gpu, GC4000, 0x5245) || in etnaviv_hw_specs()
321 etnaviv_is_model_rev(gpu, GC4000, 0x5208) || in etnaviv_hw_specs()
322 etnaviv_is_model_rev(gpu, GC3000, 0x5435) || in etnaviv_hw_specs()
323 etnaviv_is_model_rev(gpu, GC2200, 0x5244) || in etnaviv_hw_specs()
324 etnaviv_is_model_rev(gpu, GC2100, 0x5108) || in etnaviv_hw_specs()
325 etnaviv_is_model_rev(gpu, GC2000, 0x5108) || in etnaviv_hw_specs()
326 etnaviv_is_model_rev(gpu, GC1500, 0x5246) || in etnaviv_hw_specs()
327 etnaviv_is_model_rev(gpu, GC880, 0x5107) || in etnaviv_hw_specs()
328 etnaviv_is_model_rev(gpu, GC880, 0x5106)) in etnaviv_hw_specs()
329 gpu->identity.varyings_count -= 1; in etnaviv_hw_specs()
332 static void etnaviv_hw_identify(struct etnaviv_gpu *gpu) in etnaviv_hw_identify() argument
336 chipIdentity = gpu_read(gpu, VIVS_HI_CHIP_IDENTITY); in etnaviv_hw_identify()
340 gpu->identity.model = chipModel_GC500; in etnaviv_hw_identify()
341 gpu->identity.revision = etnaviv_field(chipIdentity, in etnaviv_hw_identify()
344 u32 chipDate = gpu_read(gpu, VIVS_HI_CHIP_DATE); in etnaviv_hw_identify()
346 gpu->identity.model = gpu_read(gpu, VIVS_HI_CHIP_MODEL); in etnaviv_hw_identify()
347 gpu->identity.revision = gpu_read(gpu, VIVS_HI_CHIP_REV); in etnaviv_hw_identify()
348 gpu->identity.customer_id = gpu_read(gpu, VIVS_HI_CHIP_CUSTOMER_ID); in etnaviv_hw_identify()
354 if (!etnaviv_is_model_rev(gpu, GC600, 0x19)) { in etnaviv_hw_identify()
355 gpu->identity.product_id = gpu_read(gpu, VIVS_HI_CHIP_PRODUCT_ID); in etnaviv_hw_identify()
356 gpu->identity.eco_id = gpu_read(gpu, VIVS_HI_CHIP_ECO_ID); in etnaviv_hw_identify()
365 if ((gpu->identity.model & 0xff00) == 0x0400 && in etnaviv_hw_identify()
366 gpu->identity.model != chipModel_GC420) { in etnaviv_hw_identify()
367 gpu->identity.model = gpu->identity.model & 0x0400; in etnaviv_hw_identify()
371 if (etnaviv_is_model_rev(gpu, GC300, 0x2201)) { in etnaviv_hw_identify()
372 u32 chipTime = gpu_read(gpu, VIVS_HI_CHIP_TIME); in etnaviv_hw_identify()
379 gpu->identity.revision = 0x1051; in etnaviv_hw_identify()
384 * NXP likes to call the GPU on the i.MX6QP GC2000+, but in in etnaviv_hw_identify()
390 if (etnaviv_is_model_rev(gpu, GC2000, 0xffff5450)) { in etnaviv_hw_identify()
391 gpu->identity.model = chipModel_GC3000; in etnaviv_hw_identify()
392 gpu->identity.revision &= 0xffff; in etnaviv_hw_identify()
395 if (etnaviv_is_model_rev(gpu, GC1000, 0x5037) && (chipDate == 0x20120617)) in etnaviv_hw_identify()
396 gpu->identity.eco_id = 1; in etnaviv_hw_identify()
398 if (etnaviv_is_model_rev(gpu, GC320, 0x5303) && (chipDate == 0x20140511)) in etnaviv_hw_identify()
399 gpu->identity.eco_id = 1; in etnaviv_hw_identify()
402 dev_info(gpu->dev, "model: GC%x, revision: %x\n", in etnaviv_hw_identify()
403 gpu->identity.model, gpu->identity.revision); in etnaviv_hw_identify()
405 gpu->idle_mask = ~VIVS_HI_IDLE_STATE_AXI_LP; in etnaviv_hw_identify()
410 if (etnaviv_fill_identity_from_hwdb(gpu)) in etnaviv_hw_identify()
413 gpu->identity.features = gpu_read(gpu, VIVS_HI_CHIP_FEATURE); in etnaviv_hw_identify()
416 if (gpu->identity.model == chipModel_GC700) in etnaviv_hw_identify()
417 gpu->identity.features &= ~chipFeatures_FAST_CLEAR; in etnaviv_hw_identify()
420 if ((gpu->identity.model == chipModel_GC500 && in etnaviv_hw_identify()
421 gpu->identity.revision <= 2) || in etnaviv_hw_identify()
422 gpu->identity.model == chipModel_GC300) in etnaviv_hw_identify()
423 gpu->identity.features |= chipFeatures_PIPE_2D; in etnaviv_hw_identify()
425 if ((gpu->identity.model == chipModel_GC500 && in etnaviv_hw_identify()
426 gpu->identity.revision < 2) || in etnaviv_hw_identify()
427 (gpu->identity.model == chipModel_GC300 && in etnaviv_hw_identify()
428 gpu->identity.revision < 0x2000)) { in etnaviv_hw_identify()
434 gpu->identity.minor_features0 = 0; in etnaviv_hw_identify()
435 gpu->identity.minor_features1 = 0; in etnaviv_hw_identify()
436 gpu->identity.minor_features2 = 0; in etnaviv_hw_identify()
437 gpu->identity.minor_features3 = 0; in etnaviv_hw_identify()
438 gpu->identity.minor_features4 = 0; in etnaviv_hw_identify()
439 gpu->identity.minor_features5 = 0; in etnaviv_hw_identify()
441 gpu->identity.minor_features0 = in etnaviv_hw_identify()
442 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_0); in etnaviv_hw_identify()
444 if (gpu->identity.minor_features0 & in etnaviv_hw_identify()
446 gpu->identity.minor_features1 = in etnaviv_hw_identify()
447 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_1); in etnaviv_hw_identify()
448 gpu->identity.minor_features2 = in etnaviv_hw_identify()
449 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_2); in etnaviv_hw_identify()
450 gpu->identity.minor_features3 = in etnaviv_hw_identify()
451 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_3); in etnaviv_hw_identify()
452 gpu->identity.minor_features4 = in etnaviv_hw_identify()
453 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_4); in etnaviv_hw_identify()
454 gpu->identity.minor_features5 = in etnaviv_hw_identify()
455 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_5); in etnaviv_hw_identify()
459 if (gpu->identity.model == chipModel_GC600 || in etnaviv_hw_identify()
460 gpu->identity.model == chipModel_GC300) in etnaviv_hw_identify()
461 gpu->idle_mask = VIVS_HI_IDLE_STATE_TX | in etnaviv_hw_identify()
470 etnaviv_hw_specs(gpu); in etnaviv_hw_identify()
473 static void etnaviv_gpu_load_clock(struct etnaviv_gpu *gpu, u32 clock) in etnaviv_gpu_load_clock() argument
475 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock | in etnaviv_gpu_load_clock()
477 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock); in etnaviv_gpu_load_clock()
480 static void etnaviv_gpu_update_clock(struct etnaviv_gpu *gpu) in etnaviv_gpu_update_clock() argument
482 if (gpu->identity.minor_features2 & in etnaviv_gpu_update_clock()
484 clk_set_rate(gpu->clk_core, in etnaviv_gpu_update_clock()
485 gpu->base_rate_core >> gpu->freq_scale); in etnaviv_gpu_update_clock()
486 clk_set_rate(gpu->clk_shader, in etnaviv_gpu_update_clock()
487 gpu->base_rate_shader >> gpu->freq_scale); in etnaviv_gpu_update_clock()
489 unsigned int fscale = 1 << (6 - gpu->freq_scale); in etnaviv_gpu_update_clock()
490 u32 clock = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in etnaviv_gpu_update_clock()
494 etnaviv_gpu_load_clock(gpu, clock); in etnaviv_gpu_update_clock()
500 * If the GPU base frequency is unknown use 200 wait cycles. in etnaviv_gpu_update_clock()
502 gpu->fe_waitcycles = clamp(gpu->base_rate_core >> (15 - gpu->freq_scale), in etnaviv_gpu_update_clock()
506 static int etnaviv_hw_reset(struct etnaviv_gpu *gpu) in etnaviv_hw_reset() argument
512 /* We hope that the GPU resets in under one second */ in etnaviv_hw_reset()
517 unsigned int fscale = 1 << (6 - gpu->freq_scale); in etnaviv_hw_reset()
519 etnaviv_gpu_load_clock(gpu, control); in etnaviv_hw_reset()
521 /* isolate the GPU. */ in etnaviv_hw_reset()
523 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
525 if (gpu->sec_mode == ETNA_SEC_KERNEL) { in etnaviv_hw_reset()
526 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, in etnaviv_hw_reset()
531 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
539 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
541 /* reset GPU isolation. */ in etnaviv_hw_reset()
543 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
546 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_hw_reset()
550 dev_dbg(gpu->dev, "FE is not idle\n"); in etnaviv_hw_reset()
555 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in etnaviv_hw_reset()
557 /* is the GPU idle? */ in etnaviv_hw_reset()
560 dev_dbg(gpu->dev, "GPU is not idle\n"); in etnaviv_hw_reset()
566 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
573 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_hw_reset()
574 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in etnaviv_hw_reset()
576 dev_err(gpu->dev, "GPU failed to reset: FE %sidle, 3D %sidle, 2D %sidle\n", in etnaviv_hw_reset()
584 /* We rely on the GPU running, so program the clock */ in etnaviv_hw_reset()
585 etnaviv_gpu_update_clock(gpu); in etnaviv_hw_reset()
587 gpu->state = ETNA_GPU_STATE_RESET; in etnaviv_hw_reset()
588 gpu->exec_state = -1; in etnaviv_hw_reset()
589 if (gpu->mmu_context) in etnaviv_hw_reset()
590 etnaviv_iommu_context_put(gpu->mmu_context); in etnaviv_hw_reset()
591 gpu->mmu_context = NULL; in etnaviv_hw_reset()
596 static void etnaviv_gpu_enable_mlcg(struct etnaviv_gpu *gpu) in etnaviv_gpu_enable_mlcg() argument
601 ppc = gpu_read_power(gpu, VIVS_PM_POWER_CONTROLS); in etnaviv_gpu_enable_mlcg()
605 if (gpu->identity.revision == 0x4301 || in etnaviv_gpu_enable_mlcg()
606 gpu->identity.revision == 0x4302) in etnaviv_gpu_enable_mlcg()
609 gpu_write_power(gpu, VIVS_PM_POWER_CONTROLS, ppc); in etnaviv_gpu_enable_mlcg()
611 pmc = gpu_read_power(gpu, VIVS_PM_MODULE_CONTROLS); in etnaviv_gpu_enable_mlcg()
614 if (gpu->identity.model >= chipModel_GC400 && in etnaviv_gpu_enable_mlcg()
615 gpu->identity.model != chipModel_GC420 && in etnaviv_gpu_enable_mlcg()
616 !(gpu->identity.minor_features3 & chipMinorFeatures3_BUG_FIXES12)) in etnaviv_gpu_enable_mlcg()
623 if (gpu->identity.revision < 0x5000 && in etnaviv_gpu_enable_mlcg()
624 gpu->identity.minor_features0 & chipMinorFeatures0_HZ && in etnaviv_gpu_enable_mlcg()
625 !(gpu->identity.minor_features1 & in etnaviv_gpu_enable_mlcg()
629 if (gpu->identity.revision < 0x5422) in etnaviv_gpu_enable_mlcg()
633 if (etnaviv_is_model_rev(gpu, GC4000, 0x5222) || in etnaviv_gpu_enable_mlcg()
634 etnaviv_is_model_rev(gpu, GC2000, 0x5108) || in etnaviv_gpu_enable_mlcg()
635 etnaviv_is_model_rev(gpu, GC7000, 0x6202) || in etnaviv_gpu_enable_mlcg()
636 etnaviv_is_model_rev(gpu, GC7000, 0x6203)) in etnaviv_gpu_enable_mlcg()
640 if (etnaviv_is_model_rev(gpu, GC7000, 0x6202)) in etnaviv_gpu_enable_mlcg()
647 gpu_write_power(gpu, VIVS_PM_MODULE_CONTROLS, pmc); in etnaviv_gpu_enable_mlcg()
650 void etnaviv_gpu_start_fe(struct etnaviv_gpu *gpu, u32 address, u16 prefetch) in etnaviv_gpu_start_fe() argument
652 gpu_write(gpu, VIVS_FE_COMMAND_ADDRESS, address); in etnaviv_gpu_start_fe()
653 gpu_write(gpu, VIVS_FE_COMMAND_CONTROL, in etnaviv_gpu_start_fe()
657 if (gpu->sec_mode == ETNA_SEC_KERNEL) { in etnaviv_gpu_start_fe()
658 gpu_write(gpu, VIVS_MMUv2_SEC_COMMAND_CONTROL, in etnaviv_gpu_start_fe()
664 static void etnaviv_gpu_start_fe_idleloop(struct etnaviv_gpu *gpu, in etnaviv_gpu_start_fe_idleloop() argument
670 WARN_ON(gpu->state != ETNA_GPU_STATE_INITIALIZED); in etnaviv_gpu_start_fe_idleloop()
673 etnaviv_iommu_restore(gpu, context); in etnaviv_gpu_start_fe_idleloop()
676 prefetch = etnaviv_buffer_init(gpu); in etnaviv_gpu_start_fe_idleloop()
677 address = etnaviv_cmdbuf_get_va(&gpu->buffer, in etnaviv_gpu_start_fe_idleloop()
678 &gpu->mmu_context->cmdbuf_mapping); in etnaviv_gpu_start_fe_idleloop()
680 etnaviv_gpu_start_fe(gpu, address, prefetch); in etnaviv_gpu_start_fe_idleloop()
682 gpu->state = ETNA_GPU_STATE_RUNNING; in etnaviv_gpu_start_fe_idleloop()
685 static void etnaviv_gpu_setup_pulse_eater(struct etnaviv_gpu *gpu) in etnaviv_gpu_setup_pulse_eater() argument
693 if (etnaviv_is_model_rev(gpu, GC4000, 0x5208) || in etnaviv_gpu_setup_pulse_eater()
694 etnaviv_is_model_rev(gpu, GC4000, 0x5222)) { in etnaviv_gpu_setup_pulse_eater()
699 if (etnaviv_is_model_rev(gpu, GC1000, 0x5039) || in etnaviv_gpu_setup_pulse_eater()
700 etnaviv_is_model_rev(gpu, GC1000, 0x5040)) { in etnaviv_gpu_setup_pulse_eater()
705 if ((gpu->identity.revision > 0x5420) && in etnaviv_gpu_setup_pulse_eater()
706 (gpu->identity.features & chipFeatures_PIPE_3D)) in etnaviv_gpu_setup_pulse_eater()
709 pulse_eater = gpu_read_power(gpu, VIVS_PM_PULSE_EATER); in etnaviv_gpu_setup_pulse_eater()
713 gpu_write_power(gpu, VIVS_PM_PULSE_EATER, pulse_eater); in etnaviv_gpu_setup_pulse_eater()
716 static void etnaviv_gpu_hw_init(struct etnaviv_gpu *gpu) in etnaviv_gpu_hw_init() argument
718 WARN_ON(!(gpu->state == ETNA_GPU_STATE_IDENTIFIED || in etnaviv_gpu_hw_init()
719 gpu->state == ETNA_GPU_STATE_RESET)); in etnaviv_gpu_hw_init()
721 if ((etnaviv_is_model_rev(gpu, GC320, 0x5007) || in etnaviv_gpu_hw_init()
722 etnaviv_is_model_rev(gpu, GC320, 0x5220)) && in etnaviv_gpu_hw_init()
723 gpu_read(gpu, VIVS_HI_CHIP_TIME) != 0x2062400) { in etnaviv_gpu_hw_init()
726 mc_memory_debug = gpu_read(gpu, VIVS_MC_DEBUG_MEMORY) & ~0xff; in etnaviv_gpu_hw_init()
728 if (gpu->identity.revision == 0x5007) in etnaviv_gpu_hw_init()
733 gpu_write(gpu, VIVS_MC_DEBUG_MEMORY, mc_memory_debug); in etnaviv_gpu_hw_init()
737 etnaviv_gpu_enable_mlcg(gpu); in etnaviv_gpu_hw_init()
740 * Update GPU AXI cache atttribute to "cacheable, no allocate". in etnaviv_gpu_hw_init()
743 gpu_write(gpu, VIVS_HI_AXI_CONFIG, in etnaviv_gpu_hw_init()
748 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108)) { in etnaviv_gpu_hw_init()
749 u32 bus_config = gpu_read(gpu, VIVS_MC_BUS_CONFIG); in etnaviv_gpu_hw_init()
754 gpu_write(gpu, VIVS_MC_BUS_CONFIG, bus_config); in etnaviv_gpu_hw_init()
757 if (gpu->sec_mode == ETNA_SEC_KERNEL) { in etnaviv_gpu_hw_init()
758 u32 val = gpu_read(gpu, VIVS_MMUv2_AHB_CONTROL); in etnaviv_gpu_hw_init()
760 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, val); in etnaviv_gpu_hw_init()
764 etnaviv_gpu_setup_pulse_eater(gpu); in etnaviv_gpu_hw_init()
766 gpu_write(gpu, VIVS_HI_INTR_ENBL, ~0U); in etnaviv_gpu_hw_init()
768 gpu->state = ETNA_GPU_STATE_INITIALIZED; in etnaviv_gpu_hw_init()
771 int etnaviv_gpu_init(struct etnaviv_gpu *gpu) in etnaviv_gpu_init() argument
773 struct etnaviv_drm_private *priv = gpu->drm->dev_private; in etnaviv_gpu_init()
777 ret = pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_init()
779 dev_err(gpu->dev, "Failed to enable GPU power domain\n"); in etnaviv_gpu_init()
783 etnaviv_hw_identify(gpu); in etnaviv_gpu_init()
785 if (gpu->identity.model == 0) { in etnaviv_gpu_init()
786 dev_err(gpu->dev, "Unknown GPU model\n"); in etnaviv_gpu_init()
791 if (gpu->identity.nn_core_count > 0) in etnaviv_gpu_init()
792 dev_warn(gpu->dev, "etnaviv has been instantiated on a NPU, " in etnaviv_gpu_init()
796 if (gpu->identity.features & chipFeatures_PIPE_VG && in etnaviv_gpu_init()
797 gpu->identity.features & chipFeatures_FE20) { in etnaviv_gpu_init()
798 dev_info(gpu->dev, "Ignoring GPU with VG and FE2.0\n"); in etnaviv_gpu_init()
807 if ((gpu->identity.minor_features7 & chipMinorFeatures7_BIT_SECURITY) && in etnaviv_gpu_init()
808 (gpu->identity.minor_features10 & chipMinorFeatures10_SECURITY_AHB)) in etnaviv_gpu_init()
809 gpu->sec_mode = ETNA_SEC_KERNEL; in etnaviv_gpu_init()
811 gpu->state = ETNA_GPU_STATE_IDENTIFIED; in etnaviv_gpu_init()
813 ret = etnaviv_hw_reset(gpu); in etnaviv_gpu_init()
815 dev_err(gpu->dev, "GPU reset failed\n"); in etnaviv_gpu_init()
819 ret = etnaviv_iommu_global_init(gpu); in etnaviv_gpu_init()
824 ret = etnaviv_cmdbuf_init(priv->cmdbuf_suballoc, &gpu->buffer, in etnaviv_gpu_init()
827 dev_err(gpu->dev, "could not create command buffer\n"); in etnaviv_gpu_init()
832 * Set the GPU linear window to cover the cmdbuf region, as the GPU in etnaviv_gpu_init()
841 cmdbuf_paddr = ALIGN_DOWN(etnaviv_cmdbuf_get_pa(&gpu->buffer), SZ_128M); in etnaviv_gpu_init()
843 if (!(gpu->identity.features & chipFeatures_PIPE_3D) || in etnaviv_gpu_init()
844 (gpu->identity.minor_features0 & chipMinorFeatures0_MC20)) { in etnaviv_gpu_init()
850 dev_info(gpu->dev, in etnaviv_gpu_init()
852 gpu->identity.features &= ~chipFeatures_FAST_CLEAR; in etnaviv_gpu_init()
857 spin_lock_init(&gpu->event_spinlock); in etnaviv_gpu_init()
858 init_completion(&gpu->event_free); in etnaviv_gpu_init()
859 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS); in etnaviv_gpu_init()
860 for (i = 0; i < ARRAY_SIZE(gpu->event); i++) in etnaviv_gpu_init()
861 complete(&gpu->event_free); in etnaviv_gpu_init()
864 mutex_lock(&gpu->lock); in etnaviv_gpu_init()
865 etnaviv_gpu_hw_init(gpu); in etnaviv_gpu_init()
866 mutex_unlock(&gpu->lock); in etnaviv_gpu_init()
868 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_init()
869 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_init()
874 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_init()
876 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_init()
887 static void verify_dma(struct etnaviv_gpu *gpu, struct dma_debug *debug) in verify_dma() argument
891 debug->address[0] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS); in verify_dma()
892 debug->state[0] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE); in verify_dma()
895 debug->address[1] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS); in verify_dma()
896 debug->state[1] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE); in verify_dma()
906 int etnaviv_gpu_debugfs(struct etnaviv_gpu *gpu, struct seq_file *m) in etnaviv_gpu_debugfs() argument
912 seq_printf(m, "%s Status:\n", dev_name(gpu->dev)); in etnaviv_gpu_debugfs()
914 ret = pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_debugfs()
918 dma_lo = gpu_read(gpu, VIVS_FE_DMA_LOW); in etnaviv_gpu_debugfs()
919 dma_hi = gpu_read(gpu, VIVS_FE_DMA_HIGH); in etnaviv_gpu_debugfs()
920 axi = gpu_read(gpu, VIVS_HI_AXI_STATUS); in etnaviv_gpu_debugfs()
921 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_gpu_debugfs()
923 verify_dma(gpu, &debug); in etnaviv_gpu_debugfs()
926 seq_printf(m, "\t model: 0x%x\n", gpu->identity.model); in etnaviv_gpu_debugfs()
927 seq_printf(m, "\t revision: 0x%x\n", gpu->identity.revision); in etnaviv_gpu_debugfs()
928 seq_printf(m, "\t product_id: 0x%x\n", gpu->identity.product_id); in etnaviv_gpu_debugfs()
929 seq_printf(m, "\t customer_id: 0x%x\n", gpu->identity.customer_id); in etnaviv_gpu_debugfs()
930 seq_printf(m, "\t eco_id: 0x%x\n", gpu->identity.eco_id); in etnaviv_gpu_debugfs()
934 gpu->identity.features); in etnaviv_gpu_debugfs()
936 gpu->identity.minor_features0); in etnaviv_gpu_debugfs()
938 gpu->identity.minor_features1); in etnaviv_gpu_debugfs()
940 gpu->identity.minor_features2); in etnaviv_gpu_debugfs()
942 gpu->identity.minor_features3); in etnaviv_gpu_debugfs()
944 gpu->identity.minor_features4); in etnaviv_gpu_debugfs()
946 gpu->identity.minor_features5); in etnaviv_gpu_debugfs()
948 gpu->identity.minor_features6); in etnaviv_gpu_debugfs()
950 gpu->identity.minor_features7); in etnaviv_gpu_debugfs()
952 gpu->identity.minor_features8); in etnaviv_gpu_debugfs()
954 gpu->identity.minor_features9); in etnaviv_gpu_debugfs()
956 gpu->identity.minor_features10); in etnaviv_gpu_debugfs()
958 gpu->identity.minor_features11); in etnaviv_gpu_debugfs()
962 gpu->identity.stream_count); in etnaviv_gpu_debugfs()
964 gpu->identity.register_max); in etnaviv_gpu_debugfs()
966 gpu->identity.thread_count); in etnaviv_gpu_debugfs()
968 gpu->identity.vertex_cache_size); in etnaviv_gpu_debugfs()
970 gpu->identity.shader_core_count); in etnaviv_gpu_debugfs()
972 gpu->identity.nn_core_count); in etnaviv_gpu_debugfs()
974 gpu->identity.pixel_pipes); in etnaviv_gpu_debugfs()
976 gpu->identity.vertex_output_buffer_size); in etnaviv_gpu_debugfs()
978 gpu->identity.buffer_size); in etnaviv_gpu_debugfs()
980 gpu->identity.instruction_count); in etnaviv_gpu_debugfs()
982 gpu->identity.num_constants); in etnaviv_gpu_debugfs()
984 gpu->identity.varyings_count); in etnaviv_gpu_debugfs()
988 idle |= ~gpu->idle_mask & ~VIVS_HI_IDLE_STATE_AXI_LP; in etnaviv_gpu_debugfs()
1030 if (gpu->identity.features & chipFeatures_DEBUG_MODE) { in etnaviv_gpu_debugfs()
1031 u32 read0 = gpu_read(gpu, VIVS_MC_DEBUG_READ0); in etnaviv_gpu_debugfs()
1032 u32 read1 = gpu_read(gpu, VIVS_MC_DEBUG_READ1); in etnaviv_gpu_debugfs()
1033 u32 write = gpu_read(gpu, VIVS_MC_DEBUG_WRITE); in etnaviv_gpu_debugfs()
1061 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_debugfs()
1063 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_debugfs()
1071 struct etnaviv_gpu *gpu; member
1089 return dev_name(f->gpu->dev); in etnaviv_fence_get_timeline_name()
1096 return (s32)(f->gpu->completed_fence - f->base.seqno) >= 0; in etnaviv_fence_signaled()
1113 static struct dma_fence *etnaviv_gpu_fence_alloc(struct etnaviv_gpu *gpu) in etnaviv_gpu_fence_alloc() argument
1118 * GPU lock must already be held, otherwise fence completion order might in etnaviv_gpu_fence_alloc()
1121 lockdep_assert_held(&gpu->lock); in etnaviv_gpu_fence_alloc()
1127 f->gpu = gpu; in etnaviv_gpu_fence_alloc()
1129 dma_fence_init(&f->base, &etnaviv_fence_ops, &gpu->fence_spinlock, in etnaviv_gpu_fence_alloc()
1130 gpu->fence_context, ++gpu->next_fence); in etnaviv_gpu_fence_alloc()
1145 static int event_alloc(struct etnaviv_gpu *gpu, unsigned nr_events, in event_alloc() argument
1155 remaining = wait_for_completion_timeout(&gpu->event_free, timeout); in event_alloc()
1158 dev_err(gpu->dev, "wait_for_completion_timeout failed"); in event_alloc()
1167 spin_lock(&gpu->event_spinlock); in event_alloc()
1170 int event = find_first_zero_bit(gpu->event_bitmap, ETNA_NR_EVENTS); in event_alloc()
1173 memset(&gpu->event[event], 0, sizeof(struct etnaviv_event)); in event_alloc()
1174 set_bit(event, gpu->event_bitmap); in event_alloc()
1177 spin_unlock(&gpu->event_spinlock); in event_alloc()
1180 ret = pm_runtime_resume_and_get(gpu->dev); in event_alloc()
1190 pm_runtime_put_autosuspend(gpu->dev); in event_alloc()
1193 complete(&gpu->event_free); in event_alloc()
1198 static void event_free(struct etnaviv_gpu *gpu, unsigned int event) in event_free() argument
1200 if (!test_bit(event, gpu->event_bitmap)) { in event_free()
1201 dev_warn(gpu->dev, "event %u is already marked as free", in event_free()
1204 clear_bit(event, gpu->event_bitmap); in event_free()
1205 complete(&gpu->event_free); in event_free()
1208 pm_runtime_put_autosuspend(gpu->dev); in event_free()
1214 int etnaviv_gpu_wait_fence_interruptible(struct etnaviv_gpu *gpu, in etnaviv_gpu_wait_fence_interruptible() argument
1226 fence = xa_load(&gpu->user_fences, id); in etnaviv_gpu_wait_fence_interruptible()
1258 * Although the retirement happens under the gpu lock, we don't want to hold
1261 int etnaviv_gpu_wait_obj_inactive(struct etnaviv_gpu *gpu, in etnaviv_gpu_wait_obj_inactive() argument
1273 ret = wait_event_interruptible_timeout(gpu->fence_event, in etnaviv_gpu_wait_obj_inactive()
1284 static void sync_point_perfmon_sample(struct etnaviv_gpu *gpu, in sync_point_perfmon_sample() argument
1294 etnaviv_perfmon_process(gpu, pmr, submit->exec_state); in sync_point_perfmon_sample()
1298 static void sync_point_perfmon_sample_pre(struct etnaviv_gpu *gpu, in sync_point_perfmon_sample_pre() argument
1303 mutex_lock(&gpu->lock); in sync_point_perfmon_sample_pre()
1306 val = gpu_read_power(gpu, VIVS_PM_POWER_CONTROLS); in sync_point_perfmon_sample_pre()
1308 gpu_write_power(gpu, VIVS_PM_POWER_CONTROLS, val); in sync_point_perfmon_sample_pre()
1311 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in sync_point_perfmon_sample_pre()
1313 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val); in sync_point_perfmon_sample_pre()
1315 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_PRE); in sync_point_perfmon_sample_pre()
1317 mutex_unlock(&gpu->lock); in sync_point_perfmon_sample_pre()
1320 static void sync_point_perfmon_sample_post(struct etnaviv_gpu *gpu, in sync_point_perfmon_sample_post() argument
1327 mutex_lock(&gpu->lock); in sync_point_perfmon_sample_post()
1329 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_POST); in sync_point_perfmon_sample_post()
1332 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in sync_point_perfmon_sample_post()
1334 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val); in sync_point_perfmon_sample_post()
1337 val = gpu_read_power(gpu, VIVS_PM_POWER_CONTROLS); in sync_point_perfmon_sample_post()
1339 gpu_write_power(gpu, VIVS_PM_POWER_CONTROLS, val); in sync_point_perfmon_sample_post()
1341 mutex_unlock(&gpu->lock); in sync_point_perfmon_sample_post()
1351 /* add bo's to gpu's ring, and kick gpu: */
1354 struct etnaviv_gpu *gpu = submit->gpu; in etnaviv_gpu_submit() local
1361 * - a sync point to re-configure gpu and process ETNA_PM_PROCESS_PRE in etnaviv_gpu_submit()
1363 * - a sync point to re-configure gpu, process ETNA_PM_PROCESS_POST requests in etnaviv_gpu_submit()
1369 ret = event_alloc(gpu, nr_events, event); in etnaviv_gpu_submit()
1372 pm_runtime_put_noidle(gpu->dev); in etnaviv_gpu_submit()
1376 mutex_lock(&gpu->lock); in etnaviv_gpu_submit()
1378 gpu_fence = etnaviv_gpu_fence_alloc(gpu); in etnaviv_gpu_submit()
1381 event_free(gpu, event[i]); in etnaviv_gpu_submit()
1386 if (gpu->state == ETNA_GPU_STATE_INITIALIZED) in etnaviv_gpu_submit()
1387 etnaviv_gpu_start_fe_idleloop(gpu, submit->mmu_context); in etnaviv_gpu_submit()
1391 submit->prev_mmu_context = etnaviv_iommu_context_get(gpu->mmu_context); in etnaviv_gpu_submit()
1394 gpu->event[event[1]].sync_point = &sync_point_perfmon_sample_pre; in etnaviv_gpu_submit()
1396 gpu->event[event[1]].submit = submit; in etnaviv_gpu_submit()
1397 etnaviv_sync_point_queue(gpu, event[1]); in etnaviv_gpu_submit()
1400 gpu->event[event[0]].fence = gpu_fence; in etnaviv_gpu_submit()
1402 etnaviv_buffer_queue(gpu, submit->exec_state, submit->mmu_context, in etnaviv_gpu_submit()
1406 gpu->event[event[2]].sync_point = &sync_point_perfmon_sample_post; in etnaviv_gpu_submit()
1408 gpu->event[event[2]].submit = submit; in etnaviv_gpu_submit()
1409 etnaviv_sync_point_queue(gpu, event[2]); in etnaviv_gpu_submit()
1413 mutex_unlock(&gpu->lock); in etnaviv_gpu_submit()
1420 struct etnaviv_gpu *gpu = container_of(work, struct etnaviv_gpu, in sync_point_worker() local
1422 struct etnaviv_event *event = &gpu->event[gpu->sync_point_event]; in sync_point_worker()
1423 u32 addr = gpu_read(gpu, VIVS_FE_DMA_ADDRESS); in sync_point_worker()
1425 event->sync_point(gpu, event); in sync_point_worker()
1427 event_free(gpu, gpu->sync_point_event); in sync_point_worker()
1429 /* restart FE last to avoid GPU and IRQ racing against this worker */ in sync_point_worker()
1430 etnaviv_gpu_start_fe(gpu, addr + 2, 2); in sync_point_worker()
1435 struct etnaviv_gpu *gpu = submit->gpu; in etnaviv_gpu_recover_hang() local
1440 dev_err(gpu->dev, "recover hung GPU!\n"); in etnaviv_gpu_recover_hang()
1450 dev_err(gpu->dev, "offending task: %s (%s)\n", comm, cmd); in etnaviv_gpu_recover_hang()
1455 if (pm_runtime_get_sync(gpu->dev) < 0) in etnaviv_gpu_recover_hang()
1458 mutex_lock(&gpu->lock); in etnaviv_gpu_recover_hang()
1460 etnaviv_hw_reset(gpu); in etnaviv_gpu_recover_hang()
1462 /* complete all events, the GPU won't do it after the reset */ in etnaviv_gpu_recover_hang()
1463 spin_lock(&gpu->event_spinlock); in etnaviv_gpu_recover_hang()
1464 for_each_set_bit(i, gpu->event_bitmap, ETNA_NR_EVENTS) in etnaviv_gpu_recover_hang()
1465 event_free(gpu, i); in etnaviv_gpu_recover_hang()
1466 spin_unlock(&gpu->event_spinlock); in etnaviv_gpu_recover_hang()
1468 etnaviv_gpu_hw_init(gpu); in etnaviv_gpu_recover_hang()
1470 mutex_unlock(&gpu->lock); in etnaviv_gpu_recover_hang()
1471 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_recover_hang()
1473 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_recover_hang()
1476 static void dump_mmu_fault(struct etnaviv_gpu *gpu) in dump_mmu_fault() argument
1490 if (gpu->sec_mode == ETNA_SEC_NONE) in dump_mmu_fault()
1495 status = gpu_read(gpu, status_reg); in dump_mmu_fault()
1496 dev_err_ratelimited(gpu->dev, "MMU fault status 0x%08x\n", status); in dump_mmu_fault()
1510 if (gpu->sec_mode == ETNA_SEC_NONE) in dump_mmu_fault()
1515 dev_err_ratelimited(gpu->dev, in dump_mmu_fault()
1517 i, reason, gpu_read(gpu, address_reg)); in dump_mmu_fault()
1523 struct etnaviv_gpu *gpu = data; in irq_handler() local
1526 u32 intr = gpu_read(gpu, VIVS_HI_INTR_ACKNOWLEDGE); in irq_handler()
1531 pm_runtime_mark_last_busy(gpu->dev); in irq_handler()
1533 dev_dbg(gpu->dev, "intr 0x%08x\n", intr); in irq_handler()
1536 dev_err(gpu->dev, "AXI bus error\n"); in irq_handler()
1541 dump_mmu_fault(gpu); in irq_handler()
1542 gpu->state = ETNA_GPU_STATE_FAULT; in irq_handler()
1543 drm_sched_fault(&gpu->sched); in irq_handler()
1554 dev_dbg(gpu->dev, "event %u\n", event); in irq_handler()
1556 if (gpu->event[event].sync_point) { in irq_handler()
1557 gpu->sync_point_event = event; in irq_handler()
1558 queue_work(gpu->wq, &gpu->sync_point_work); in irq_handler()
1561 fence = gpu->event[event].fence; in irq_handler()
1565 gpu->event[event].fence = NULL; in irq_handler()
1576 if (fence_after(fence->seqno, gpu->completed_fence)) in irq_handler()
1577 gpu->completed_fence = fence->seqno; in irq_handler()
1580 event_free(gpu, event); in irq_handler()
1589 static int etnaviv_gpu_clk_enable(struct etnaviv_gpu *gpu) in etnaviv_gpu_clk_enable() argument
1593 ret = clk_prepare_enable(gpu->clk_reg); in etnaviv_gpu_clk_enable()
1597 ret = clk_prepare_enable(gpu->clk_bus); in etnaviv_gpu_clk_enable()
1601 ret = clk_prepare_enable(gpu->clk_core); in etnaviv_gpu_clk_enable()
1605 ret = clk_prepare_enable(gpu->clk_shader); in etnaviv_gpu_clk_enable()
1612 clk_disable_unprepare(gpu->clk_core); in etnaviv_gpu_clk_enable()
1614 clk_disable_unprepare(gpu->clk_bus); in etnaviv_gpu_clk_enable()
1616 clk_disable_unprepare(gpu->clk_reg); in etnaviv_gpu_clk_enable()
1621 static int etnaviv_gpu_clk_disable(struct etnaviv_gpu *gpu) in etnaviv_gpu_clk_disable() argument
1623 clk_disable_unprepare(gpu->clk_shader); in etnaviv_gpu_clk_disable()
1624 clk_disable_unprepare(gpu->clk_core); in etnaviv_gpu_clk_disable()
1625 clk_disable_unprepare(gpu->clk_bus); in etnaviv_gpu_clk_disable()
1626 clk_disable_unprepare(gpu->clk_reg); in etnaviv_gpu_clk_disable()
1631 int etnaviv_gpu_wait_idle(struct etnaviv_gpu *gpu, unsigned int timeout_ms) in etnaviv_gpu_wait_idle() argument
1636 u32 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_gpu_wait_idle()
1638 if ((idle & gpu->idle_mask) == gpu->idle_mask) in etnaviv_gpu_wait_idle()
1642 dev_warn(gpu->dev, in etnaviv_gpu_wait_idle()
1652 static void etnaviv_gpu_hw_suspend(struct etnaviv_gpu *gpu) in etnaviv_gpu_hw_suspend() argument
1654 if (gpu->state == ETNA_GPU_STATE_RUNNING) { in etnaviv_gpu_hw_suspend()
1656 mutex_lock(&gpu->lock); in etnaviv_gpu_hw_suspend()
1657 etnaviv_buffer_end(gpu); in etnaviv_gpu_hw_suspend()
1658 mutex_unlock(&gpu->lock); in etnaviv_gpu_hw_suspend()
1665 etnaviv_gpu_wait_idle(gpu, 100); in etnaviv_gpu_hw_suspend()
1667 gpu->state = ETNA_GPU_STATE_INITIALIZED; in etnaviv_gpu_hw_suspend()
1670 gpu->exec_state = -1; in etnaviv_gpu_hw_suspend()
1673 static int etnaviv_gpu_hw_resume(struct etnaviv_gpu *gpu) in etnaviv_gpu_hw_resume() argument
1677 ret = mutex_lock_killable(&gpu->lock); in etnaviv_gpu_hw_resume()
1681 etnaviv_gpu_update_clock(gpu); in etnaviv_gpu_hw_resume()
1682 etnaviv_gpu_hw_init(gpu); in etnaviv_gpu_hw_resume()
1684 mutex_unlock(&gpu->lock); in etnaviv_gpu_hw_resume()
1702 struct etnaviv_gpu *gpu = cdev->devdata; in etnaviv_gpu_cooling_get_cur_state() local
1704 *state = gpu->freq_scale; in etnaviv_gpu_cooling_get_cur_state()
1713 struct etnaviv_gpu *gpu = cdev->devdata; in etnaviv_gpu_cooling_set_cur_state() local
1715 mutex_lock(&gpu->lock); in etnaviv_gpu_cooling_set_cur_state()
1716 gpu->freq_scale = state; in etnaviv_gpu_cooling_set_cur_state()
1717 if (!pm_runtime_suspended(gpu->dev)) in etnaviv_gpu_cooling_set_cur_state()
1718 etnaviv_gpu_update_clock(gpu); in etnaviv_gpu_cooling_set_cur_state()
1719 mutex_unlock(&gpu->lock); in etnaviv_gpu_cooling_set_cur_state()
1735 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_bind() local
1739 gpu->cooling = thermal_of_cooling_device_register(dev->of_node, in etnaviv_gpu_bind()
1740 (char *)dev_name(dev), gpu, &cooling_ops); in etnaviv_gpu_bind()
1741 if (IS_ERR(gpu->cooling)) in etnaviv_gpu_bind()
1742 return PTR_ERR(gpu->cooling); in etnaviv_gpu_bind()
1745 gpu->wq = alloc_ordered_workqueue(dev_name(dev), 0); in etnaviv_gpu_bind()
1746 if (!gpu->wq) { in etnaviv_gpu_bind()
1751 ret = etnaviv_sched_init(gpu); in etnaviv_gpu_bind()
1756 ret = etnaviv_gpu_clk_enable(gpu); in etnaviv_gpu_bind()
1761 gpu->drm = drm; in etnaviv_gpu_bind()
1762 gpu->fence_context = dma_fence_context_alloc(1); in etnaviv_gpu_bind()
1763 xa_init_flags(&gpu->user_fences, XA_FLAGS_ALLOC); in etnaviv_gpu_bind()
1764 spin_lock_init(&gpu->fence_spinlock); in etnaviv_gpu_bind()
1766 INIT_WORK(&gpu->sync_point_work, sync_point_worker); in etnaviv_gpu_bind()
1767 init_waitqueue_head(&gpu->fence_event); in etnaviv_gpu_bind()
1769 priv->gpu[priv->num_gpus++] = gpu; in etnaviv_gpu_bind()
1774 etnaviv_sched_fini(gpu); in etnaviv_gpu_bind()
1777 destroy_workqueue(gpu->wq); in etnaviv_gpu_bind()
1781 thermal_cooling_device_unregister(gpu->cooling); in etnaviv_gpu_bind()
1789 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_unbind() local
1791 DBG("%s", dev_name(gpu->dev)); in etnaviv_gpu_unbind()
1793 destroy_workqueue(gpu->wq); in etnaviv_gpu_unbind()
1795 etnaviv_sched_fini(gpu); in etnaviv_gpu_unbind()
1798 pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_unbind()
1799 pm_runtime_put_sync_suspend(gpu->dev); in etnaviv_gpu_unbind()
1801 etnaviv_gpu_hw_suspend(gpu); in etnaviv_gpu_unbind()
1802 etnaviv_gpu_clk_disable(gpu); in etnaviv_gpu_unbind()
1805 if (gpu->mmu_context) in etnaviv_gpu_unbind()
1806 etnaviv_iommu_context_put(gpu->mmu_context); in etnaviv_gpu_unbind()
1808 etnaviv_cmdbuf_free(&gpu->buffer); in etnaviv_gpu_unbind()
1809 etnaviv_iommu_global_fini(gpu); in etnaviv_gpu_unbind()
1811 gpu->drm = NULL; in etnaviv_gpu_unbind()
1812 xa_destroy(&gpu->user_fences); in etnaviv_gpu_unbind()
1815 thermal_cooling_device_unregister(gpu->cooling); in etnaviv_gpu_unbind()
1816 gpu->cooling = NULL; in etnaviv_gpu_unbind()
1835 struct etnaviv_gpu *gpu; in etnaviv_gpu_platform_probe() local
1838 gpu = devm_kzalloc(dev, sizeof(*gpu), GFP_KERNEL); in etnaviv_gpu_platform_probe()
1839 if (!gpu) in etnaviv_gpu_platform_probe()
1842 gpu->dev = &pdev->dev; in etnaviv_gpu_platform_probe()
1843 mutex_init(&gpu->lock); in etnaviv_gpu_platform_probe()
1844 mutex_init(&gpu->sched_lock); in etnaviv_gpu_platform_probe()
1847 gpu->mmio = devm_platform_ioremap_resource(pdev, 0); in etnaviv_gpu_platform_probe()
1848 if (IS_ERR(gpu->mmio)) in etnaviv_gpu_platform_probe()
1849 return PTR_ERR(gpu->mmio); in etnaviv_gpu_platform_probe()
1852 gpu->irq = platform_get_irq(pdev, 0); in etnaviv_gpu_platform_probe()
1853 if (gpu->irq < 0) in etnaviv_gpu_platform_probe()
1854 return gpu->irq; in etnaviv_gpu_platform_probe()
1856 err = devm_request_irq(&pdev->dev, gpu->irq, irq_handler, 0, in etnaviv_gpu_platform_probe()
1857 dev_name(gpu->dev), gpu); in etnaviv_gpu_platform_probe()
1859 dev_err(dev, "failed to request IRQ%u: %d\n", gpu->irq, err); in etnaviv_gpu_platform_probe()
1864 gpu->clk_reg = devm_clk_get_optional(&pdev->dev, "reg"); in etnaviv_gpu_platform_probe()
1865 DBG("clk_reg: %p", gpu->clk_reg); in etnaviv_gpu_platform_probe()
1866 if (IS_ERR(gpu->clk_reg)) in etnaviv_gpu_platform_probe()
1867 return PTR_ERR(gpu->clk_reg); in etnaviv_gpu_platform_probe()
1869 gpu->clk_bus = devm_clk_get_optional(&pdev->dev, "bus"); in etnaviv_gpu_platform_probe()
1870 DBG("clk_bus: %p", gpu->clk_bus); in etnaviv_gpu_platform_probe()
1871 if (IS_ERR(gpu->clk_bus)) in etnaviv_gpu_platform_probe()
1872 return PTR_ERR(gpu->clk_bus); in etnaviv_gpu_platform_probe()
1874 gpu->clk_core = devm_clk_get(&pdev->dev, "core"); in etnaviv_gpu_platform_probe()
1875 DBG("clk_core: %p", gpu->clk_core); in etnaviv_gpu_platform_probe()
1876 if (IS_ERR(gpu->clk_core)) in etnaviv_gpu_platform_probe()
1877 return PTR_ERR(gpu->clk_core); in etnaviv_gpu_platform_probe()
1878 gpu->base_rate_core = clk_get_rate(gpu->clk_core); in etnaviv_gpu_platform_probe()
1880 gpu->clk_shader = devm_clk_get_optional(&pdev->dev, "shader"); in etnaviv_gpu_platform_probe()
1881 DBG("clk_shader: %p", gpu->clk_shader); in etnaviv_gpu_platform_probe()
1882 if (IS_ERR(gpu->clk_shader)) in etnaviv_gpu_platform_probe()
1883 return PTR_ERR(gpu->clk_shader); in etnaviv_gpu_platform_probe()
1884 gpu->base_rate_shader = clk_get_rate(gpu->clk_shader); in etnaviv_gpu_platform_probe()
1887 dev_set_drvdata(dev, gpu); in etnaviv_gpu_platform_probe()
1894 pm_runtime_use_autosuspend(gpu->dev); in etnaviv_gpu_platform_probe()
1895 pm_runtime_set_autosuspend_delay(gpu->dev, 200); in etnaviv_gpu_platform_probe()
1896 pm_runtime_enable(gpu->dev); in etnaviv_gpu_platform_probe()
1916 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_rpm_suspend() local
1920 if (atomic_read(&gpu->sched.hw_rq_count)) in etnaviv_gpu_rpm_suspend()
1924 mask = gpu->idle_mask & ~(VIVS_HI_IDLE_STATE_FE | in etnaviv_gpu_rpm_suspend()
1926 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE) & mask; in etnaviv_gpu_rpm_suspend()
1928 dev_warn_ratelimited(dev, "GPU not yet idle, mask: 0x%08x\n", in etnaviv_gpu_rpm_suspend()
1933 etnaviv_gpu_hw_suspend(gpu); in etnaviv_gpu_rpm_suspend()
1935 gpu->state = ETNA_GPU_STATE_IDENTIFIED; in etnaviv_gpu_rpm_suspend()
1937 return etnaviv_gpu_clk_disable(gpu); in etnaviv_gpu_rpm_suspend()
1942 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_rpm_resume() local
1945 ret = etnaviv_gpu_clk_enable(gpu); in etnaviv_gpu_rpm_resume()
1950 if (gpu->state == ETNA_GPU_STATE_IDENTIFIED) { in etnaviv_gpu_rpm_resume()
1951 ret = etnaviv_gpu_hw_resume(gpu); in etnaviv_gpu_rpm_resume()
1953 etnaviv_gpu_clk_disable(gpu); in etnaviv_gpu_rpm_resume()
1967 .name = "etnaviv-gpu",