Lines Matching +full:0 +full:x38200000
18 AARCH64_INSN_HINT_NOP = 0x0 << 5,
19 AARCH64_INSN_HINT_YIELD = 0x1 << 5,
20 AARCH64_INSN_HINT_WFE = 0x2 << 5,
21 AARCH64_INSN_HINT_WFI = 0x3 << 5,
22 AARCH64_INSN_HINT_SEV = 0x4 << 5,
23 AARCH64_INSN_HINT_SEVL = 0x5 << 5,
25 AARCH64_INSN_HINT_XPACLRI = 0x07 << 5,
26 AARCH64_INSN_HINT_PACIA_1716 = 0x08 << 5,
27 AARCH64_INSN_HINT_PACIB_1716 = 0x0A << 5,
28 AARCH64_INSN_HINT_AUTIA_1716 = 0x0C << 5,
29 AARCH64_INSN_HINT_AUTIB_1716 = 0x0E << 5,
30 AARCH64_INSN_HINT_PACIAZ = 0x18 << 5,
31 AARCH64_INSN_HINT_PACIASP = 0x19 << 5,
32 AARCH64_INSN_HINT_PACIBZ = 0x1A << 5,
33 AARCH64_INSN_HINT_PACIBSP = 0x1B << 5,
34 AARCH64_INSN_HINT_AUTIAZ = 0x1C << 5,
35 AARCH64_INSN_HINT_AUTIASP = 0x1D << 5,
36 AARCH64_INSN_HINT_AUTIBZ = 0x1E << 5,
37 AARCH64_INSN_HINT_AUTIBSP = 0x1F << 5,
39 AARCH64_INSN_HINT_ESB = 0x10 << 5,
40 AARCH64_INSN_HINT_PSB = 0x11 << 5,
41 AARCH64_INSN_HINT_TSB = 0x12 << 5,
42 AARCH64_INSN_HINT_CSDB = 0x14 << 5,
43 AARCH64_INSN_HINT_CLEARBHB = 0x16 << 5,
45 AARCH64_INSN_HINT_BTI = 0x20 << 5,
46 AARCH64_INSN_HINT_BTIC = 0x22 << 5,
47 AARCH64_INSN_HINT_BTIJ = 0x24 << 5,
48 AARCH64_INSN_HINT_BTIJC = 0x26 << 5,
78 AARCH64_INSN_REG_0 = 0,
116 AARCH64_INSN_SPCLREG_SPSR_EL1 = 0xC200,
117 AARCH64_INSN_SPCLREG_ELR_EL1 = 0xC201,
118 AARCH64_INSN_SPCLREG_SP_EL0 = 0xC208,
119 AARCH64_INSN_SPCLREG_SPSEL = 0xC210,
120 AARCH64_INSN_SPCLREG_CURRENTEL = 0xC212,
121 AARCH64_INSN_SPCLREG_DAIF = 0xDA11,
122 AARCH64_INSN_SPCLREG_NZCV = 0xDA10,
123 AARCH64_INSN_SPCLREG_FPCR = 0xDA20,
124 AARCH64_INSN_SPCLREG_DSPSR_EL0 = 0xDA28,
125 AARCH64_INSN_SPCLREG_DLR_EL0 = 0xDA29,
126 AARCH64_INSN_SPCLREG_SPSR_EL2 = 0xE200,
127 AARCH64_INSN_SPCLREG_ELR_EL2 = 0xE201,
128 AARCH64_INSN_SPCLREG_SP_EL1 = 0xE208,
129 AARCH64_INSN_SPCLREG_SPSR_INQ = 0xE218,
130 AARCH64_INSN_SPCLREG_SPSR_ABT = 0xE219,
131 AARCH64_INSN_SPCLREG_SPSR_UND = 0xE21A,
132 AARCH64_INSN_SPCLREG_SPSR_FIQ = 0xE21B,
133 AARCH64_INSN_SPCLREG_SPSR_EL3 = 0xF200,
134 AARCH64_INSN_SPCLREG_ELR_EL3 = 0xF201,
135 AARCH64_INSN_SPCLREG_SP_EL2 = 0xF210
144 AARCH64_INSN_COND_EQ = 0x0, /* == */
145 AARCH64_INSN_COND_NE = 0x1, /* != */
146 AARCH64_INSN_COND_CS = 0x2, /* unsigned >= */
147 AARCH64_INSN_COND_CC = 0x3, /* unsigned < */
148 AARCH64_INSN_COND_MI = 0x4, /* < 0 */
149 AARCH64_INSN_COND_PL = 0x5, /* >= 0 */
150 AARCH64_INSN_COND_VS = 0x6, /* overflow */
151 AARCH64_INSN_COND_VC = 0x7, /* no overflow */
152 AARCH64_INSN_COND_HI = 0x8, /* unsigned > */
153 AARCH64_INSN_COND_LS = 0x9, /* unsigned <= */
154 AARCH64_INSN_COND_GE = 0xa, /* signed >= */
155 AARCH64_INSN_COND_LT = 0xb, /* signed < */
156 AARCH64_INSN_COND_GT = 0xc, /* signed > */
157 AARCH64_INSN_COND_LE = 0xd, /* signed <= */
158 AARCH64_INSN_COND_AL = 0xe, /* always */
312 * 0 0 - - Unallocated
313 * 1 0 0 - Data processing, immediate
314 * 1 0 1 - Branch, exception generation and system instructions
315 * - 1 - 0 Loads and stores
316 * - 1 0 1 Data processing - register
317 * 0 1 1 1 Data processing - SIMD and floating point
321 __AARCH64_INSN_FUNCS(class_branch_sys, 0x1c000000, 0x14000000)
323 __AARCH64_INSN_FUNCS(adr, 0x9F000000, 0x10000000)
324 __AARCH64_INSN_FUNCS(adrp, 0x9F000000, 0x90000000)
325 __AARCH64_INSN_FUNCS(prfm, 0x3FC00000, 0x39800000)
326 __AARCH64_INSN_FUNCS(prfm_lit, 0xFF000000, 0xD8000000)
327 __AARCH64_INSN_FUNCS(store_imm, 0x3FC00000, 0x39000000)
328 __AARCH64_INSN_FUNCS(load_imm, 0x3FC00000, 0x39400000)
329 __AARCH64_INSN_FUNCS(signed_load_imm, 0X3FC00000, 0x39800000)
330 __AARCH64_INSN_FUNCS(store_pre, 0x3FE00C00, 0x38000C00)
331 __AARCH64_INSN_FUNCS(load_pre, 0x3FE00C00, 0x38400C00)
332 __AARCH64_INSN_FUNCS(store_post, 0x3FE00C00, 0x38000400)
333 __AARCH64_INSN_FUNCS(load_post, 0x3FE00C00, 0x38400400)
334 __AARCH64_INSN_FUNCS(str_reg, 0x3FE0EC00, 0x38206800)
335 __AARCH64_INSN_FUNCS(str_imm, 0x3FC00000, 0x39000000)
336 __AARCH64_INSN_FUNCS(ldadd, 0x3F20FC00, 0x38200000)
337 __AARCH64_INSN_FUNCS(ldclr, 0x3F20FC00, 0x38201000)
338 __AARCH64_INSN_FUNCS(ldeor, 0x3F20FC00, 0x38202000)
339 __AARCH64_INSN_FUNCS(ldset, 0x3F20FC00, 0x38203000)
340 __AARCH64_INSN_FUNCS(swp, 0x3F20FC00, 0x38208000)
341 __AARCH64_INSN_FUNCS(cas, 0x3FA07C00, 0x08A07C00)
342 __AARCH64_INSN_FUNCS(ldr_reg, 0x3FE0EC00, 0x38606800)
343 __AARCH64_INSN_FUNCS(signed_ldr_reg, 0X3FE0FC00, 0x38A0E800)
344 __AARCH64_INSN_FUNCS(ldr_imm, 0x3FC00000, 0x39400000)
345 __AARCH64_INSN_FUNCS(ldr_lit, 0xBF000000, 0x18000000)
346 __AARCH64_INSN_FUNCS(ldrsw_lit, 0xFF000000, 0x98000000)
347 __AARCH64_INSN_FUNCS(exclusive, 0x3F800000, 0x08000000)
348 __AARCH64_INSN_FUNCS(load_ex, 0x3F400000, 0x08400000)
349 __AARCH64_INSN_FUNCS(store_ex, 0x3F400000, 0x08000000)
350 __AARCH64_INSN_FUNCS(mops, 0x3B200C00, 0x19000400)
351 __AARCH64_INSN_FUNCS(stp, 0x7FC00000, 0x29000000)
352 __AARCH64_INSN_FUNCS(ldp, 0x7FC00000, 0x29400000)
353 __AARCH64_INSN_FUNCS(stp_post, 0x7FC00000, 0x28800000)
354 __AARCH64_INSN_FUNCS(ldp_post, 0x7FC00000, 0x28C00000)
355 __AARCH64_INSN_FUNCS(stp_pre, 0x7FC00000, 0x29800000)
356 __AARCH64_INSN_FUNCS(ldp_pre, 0x7FC00000, 0x29C00000)
357 __AARCH64_INSN_FUNCS(add_imm, 0x7F000000, 0x11000000)
358 __AARCH64_INSN_FUNCS(adds_imm, 0x7F000000, 0x31000000)
359 __AARCH64_INSN_FUNCS(sub_imm, 0x7F000000, 0x51000000)
360 __AARCH64_INSN_FUNCS(subs_imm, 0x7F000000, 0x71000000)
361 __AARCH64_INSN_FUNCS(movn, 0x7F800000, 0x12800000)
362 __AARCH64_INSN_FUNCS(sbfm, 0x7F800000, 0x13000000)
363 __AARCH64_INSN_FUNCS(bfm, 0x7F800000, 0x33000000)
364 __AARCH64_INSN_FUNCS(movz, 0x7F800000, 0x52800000)
365 __AARCH64_INSN_FUNCS(ubfm, 0x7F800000, 0x53000000)
366 __AARCH64_INSN_FUNCS(movk, 0x7F800000, 0x72800000)
367 __AARCH64_INSN_FUNCS(add, 0x7F200000, 0x0B000000)
368 __AARCH64_INSN_FUNCS(adds, 0x7F200000, 0x2B000000)
369 __AARCH64_INSN_FUNCS(sub, 0x7F200000, 0x4B000000)
370 __AARCH64_INSN_FUNCS(subs, 0x7F200000, 0x6B000000)
371 __AARCH64_INSN_FUNCS(madd, 0x7FE08000, 0x1B000000)
372 __AARCH64_INSN_FUNCS(msub, 0x7FE08000, 0x1B008000)
373 __AARCH64_INSN_FUNCS(udiv, 0x7FE0FC00, 0x1AC00800)
374 __AARCH64_INSN_FUNCS(sdiv, 0x7FE0FC00, 0x1AC00C00)
375 __AARCH64_INSN_FUNCS(lslv, 0x7FE0FC00, 0x1AC02000)
376 __AARCH64_INSN_FUNCS(lsrv, 0x7FE0FC00, 0x1AC02400)
377 __AARCH64_INSN_FUNCS(asrv, 0x7FE0FC00, 0x1AC02800)
378 __AARCH64_INSN_FUNCS(rorv, 0x7FE0FC00, 0x1AC02C00)
379 __AARCH64_INSN_FUNCS(rev16, 0x7FFFFC00, 0x5AC00400)
380 __AARCH64_INSN_FUNCS(rev32, 0x7FFFFC00, 0x5AC00800)
381 __AARCH64_INSN_FUNCS(rev64, 0x7FFFFC00, 0x5AC00C00)
382 __AARCH64_INSN_FUNCS(and, 0x7F200000, 0x0A000000)
383 __AARCH64_INSN_FUNCS(bic, 0x7F200000, 0x0A200000)
384 __AARCH64_INSN_FUNCS(orr, 0x7F200000, 0x2A000000)
385 __AARCH64_INSN_FUNCS(mov_reg, 0x7FE0FFE0, 0x2A0003E0)
386 __AARCH64_INSN_FUNCS(orn, 0x7F200000, 0x2A200000)
387 __AARCH64_INSN_FUNCS(eor, 0x7F200000, 0x4A000000)
388 __AARCH64_INSN_FUNCS(eon, 0x7F200000, 0x4A200000)
389 __AARCH64_INSN_FUNCS(ands, 0x7F200000, 0x6A000000)
390 __AARCH64_INSN_FUNCS(bics, 0x7F200000, 0x6A200000)
391 __AARCH64_INSN_FUNCS(and_imm, 0x7F800000, 0x12000000)
392 __AARCH64_INSN_FUNCS(orr_imm, 0x7F800000, 0x32000000)
393 __AARCH64_INSN_FUNCS(eor_imm, 0x7F800000, 0x52000000)
394 __AARCH64_INSN_FUNCS(ands_imm, 0x7F800000, 0x72000000)
395 __AARCH64_INSN_FUNCS(extr, 0x7FA00000, 0x13800000)
396 __AARCH64_INSN_FUNCS(b, 0xFC000000, 0x14000000)
397 __AARCH64_INSN_FUNCS(bl, 0xFC000000, 0x94000000)
398 __AARCH64_INSN_FUNCS(cbz, 0x7F000000, 0x34000000)
399 __AARCH64_INSN_FUNCS(cbnz, 0x7F000000, 0x35000000)
400 __AARCH64_INSN_FUNCS(tbz, 0x7F000000, 0x36000000)
401 __AARCH64_INSN_FUNCS(tbnz, 0x7F000000, 0x37000000)
402 __AARCH64_INSN_FUNCS(bcond, 0xFF000010, 0x54000000)
403 __AARCH64_INSN_FUNCS(svc, 0xFFE0001F, 0xD4000001)
404 __AARCH64_INSN_FUNCS(hvc, 0xFFE0001F, 0xD4000002)
405 __AARCH64_INSN_FUNCS(smc, 0xFFE0001F, 0xD4000003)
406 __AARCH64_INSN_FUNCS(brk, 0xFFE0001F, 0xD4200000)
407 __AARCH64_INSN_FUNCS(exception, 0xFF000000, 0xD4000000)
408 __AARCH64_INSN_FUNCS(hint, 0xFFFFF01F, 0xD503201F)
409 __AARCH64_INSN_FUNCS(br, 0xFFFFFC1F, 0xD61F0000)
410 __AARCH64_INSN_FUNCS(br_auth, 0xFEFFF800, 0xD61F0800)
411 __AARCH64_INSN_FUNCS(blr, 0xFFFFFC1F, 0xD63F0000)
412 __AARCH64_INSN_FUNCS(blr_auth, 0xFEFFF800, 0xD63F0800)
413 __AARCH64_INSN_FUNCS(ret, 0xFFFFFC1F, 0xD65F0000)
414 __AARCH64_INSN_FUNCS(ret_auth, 0xFFFFFBFF, 0xD65F0BFF)
415 __AARCH64_INSN_FUNCS(eret, 0xFFFFFFFF, 0xD69F03E0)
416 __AARCH64_INSN_FUNCS(eret_auth, 0xFFFFFBFF, 0xD69F0BFF)
417 __AARCH64_INSN_FUNCS(mrs, 0xFFF00000, 0xD5300000)
418 __AARCH64_INSN_FUNCS(msr_imm, 0xFFF8F01F, 0xD500401F)
419 __AARCH64_INSN_FUNCS(msr_reg, 0xFFF00000, 0xD5100000)
420 __AARCH64_INSN_FUNCS(dmb, 0xFFFFF0FF, 0xD50330BF)
421 __AARCH64_INSN_FUNCS(dsb_base, 0xFFFFF0FF, 0xD503309F)
422 __AARCH64_INSN_FUNCS(dsb_nxs, 0xFFFFF3FF, 0xD503323F)
423 __AARCH64_INSN_FUNCS(isb, 0xFFFFF0FF, 0xD50330DF)
424 __AARCH64_INSN_FUNCS(sb, 0xFFFFFFFF, 0xD50330FF)
425 __AARCH64_INSN_FUNCS(clrex, 0xFFFFF0FF, 0xD503305F)
426 __AARCH64_INSN_FUNCS(ssbb, 0xFFFFFFFF, 0xD503309F)
427 __AARCH64_INSN_FUNCS(pssbb, 0xFFFFFFFF, 0xD503349F)
428 __AARCH64_INSN_FUNCS(bti, 0xFFFFFF3F, 0xD503241f)
437 switch (insn & 0xFE0) { in aarch64_insn_is_steppable_hint()
701 #define A32_RT2_OFFSET 0