Lines Matching full:cru
6 #include <dt-bindings/clock/rk3568-cru.h>
257 clocks = <&cru ACLK_SATA1>, <&cru CLK_SATA1_PMALIVE>,
258 <&cru CLK_SATA1_RXOOB>;
271 clocks = <&cru ACLK_SATA2>, <&cru CLK_SATA2_PMALIVE>,
272 <&cru CLK_SATA2_RXOOB>;
286 clocks = <&cru CLK_USB3OTG0_REF>, <&cru CLK_USB3OTG0_SUSPEND>,
287 <&cru ACLK_USB3OTG0>;
293 resets = <&cru SRST_USB3OTG0>;
302 clocks = <&cru CLK_USB3OTG1_REF>, <&cru CLK_USB3OTG1_SUSPEND>,
303 <&cru ACLK_USB3OTG1>;
311 resets = <&cru SRST_USB3OTG1>;
332 clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
333 <&cru PCLK_USB>;
343 clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
344 <&cru PCLK_USB>;
354 clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
355 <&cru PCLK_USB>;
365 clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
366 <&cru PCLK_USB>;
418 cru: clock-controller@fdd20000 { label
419 compatible = "rockchip,rk3568-cru";
425 assigned-clocks = <&pmucru CLK_RTC_32K>, <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
515 clocks = <&cru ACLK_GPU_PRE>,
516 <&cru PCLK_GPU_PRE>;
524 clocks = <&cru HCLK_VI>,
525 <&cru PCLK_VI>;
534 clocks = <&cru HCLK_VO>,
535 <&cru PCLK_VO>,
536 <&cru ACLK_VOP_PRE>;
545 clocks = <&cru HCLK_RGA_PRE>,
546 <&cru PCLK_RGA_PRE>;
558 clocks = <&cru HCLK_VPU_PRE>;
564 clocks = <&cru HCLK_RKVDEC_PRE>;
572 clocks = <&cru HCLK_RKVENC_PRE>;
588 clocks = <&scmi_clk 1>, <&cru CLK_GPU>;
601 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
612 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
621 clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru CLK_RGA_CORE>;
623 resets = <&cru SRST_RGA_CORE>, <&cru SRST_A_RGA>, <&cru SRST_H_RGA>;
632 clocks = <&cru ACLK_JENC>, <&cru HCLK_JENC>;
642 clocks = <&cru ACLK_JENC>, <&cru HCLK_JENC>;
652 clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
653 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
657 resets = <&cru SRST_SDMMC2>;
668 clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
669 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
670 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
671 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
676 resets = <&cru SRST_A_GMAC1>;
713 clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>, <&cru DCLK_VOP0>,
714 <&cru DCLK_VOP1>, <&cru DCLK_VOP2>;
749 clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
761 clocks = <&cru PCLK_DSITX_0>;
766 resets = <&cru SRST_P_DSITX_0>;
789 clocks = <&cru PCLK_DSITX_1>;
794 resets = <&cru SRST_P_DSITX_1>;
816 clocks = <&cru PCLK_HDMI_HOST>,
817 <&cru CLK_HDMI_SFR>,
818 <&cru CLK_HDMI_CEC>,
820 <&cru HCLK_VO>;
977 clocks = <&cru ACLK_PCIE20_MST>, <&cru ACLK_PCIE20_SLV>,
978 <&cru ACLK_PCIE20_DBI>, <&cru PCLK_PCIE20>,
979 <&cru CLK_PCIE20_AUX_NDFT>;
1001 resets = <&cru SRST_PCIE20_POWERUP>;
1020 clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
1021 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
1025 resets = <&cru SRST_SDMMC0>;
1034 clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
1035 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
1039 resets = <&cru SRST_SDMMC1>;
1048 clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
1059 assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
1061 clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
1062 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
1063 <&cru TCLK_EMMC>;
1072 assigned-clocks = <&cru CLK_I2S0_8CH_TX_SRC>, <&cru CLK_I2S0_8CH_RX_SRC>;
1074 clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0_8CH>;
1078 resets = <&cru SRST_M_I2S0_8CH_TX>, <&cru SRST_M_I2S0_8CH_RX>;
1089 assigned-clocks = <&cru CLK_I2S1_8CH_TX_SRC>, <&cru CLK_I2S1_8CH_RX_SRC>;
1091 clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>,
1092 <&cru HCLK_I2S1_8CH>;
1096 resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
1114 assigned-clocks = <&cru CLK_I2S2_2CH_SRC>;
1116 clocks = <&cru MCLK_I2S2_2CH>, <&cru MCLK_I2S2_2CH>, <&cru HCLK_I2S2_2CH>;
1120 resets = <&cru SRST_M_I2S2_2CH>;
1136 clocks = <&cru MCLK_I2S3_2CH_TX>, <&cru MCLK_I2S3_2CH_RX>,
1137 <&cru HCLK_I2S3_2CH>;
1141 resets = <&cru SRST_M_I2S3_2CH_TX>, <&cru SRST_M_I2S3_2CH_RX>;
1152 clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
1163 resets = <&cru SRST_M_PDM>;
1174 clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
1189 clocks = <&cru ACLK_BUS>;
1200 clocks = <&cru ACLK_BUS>;
1209 clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
1222 clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
1235 clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
1248 clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
1261 clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
1274 clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
1282 clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
1297 clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
1312 clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
1327 clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
1342 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
1356 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
1370 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
1384 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
1398 clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
1412 clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
1426 clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
1440 clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
1454 clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
1539 assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
1541 clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
1543 resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>,
1544 <&cru SRST_TSADCPHY>;
1559 clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
1561 resets = <&cru SRST_P_SARADC>;
1570 clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1581 clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1592 clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1603 clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1614 clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1625 clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1636 clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1647 clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1658 clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
1669 clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
1680 clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
1691 clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
1703 <&cru PCLK_PIPEPHY1>,
1704 <&cru PCLK_PIPE>;
1708 resets = <&cru SRST_PIPEPHY1>;
1719 <&cru PCLK_PIPEPHY2>,
1720 <&cru PCLK_PIPE>;
1724 resets = <&cru SRST_PIPEPHY2>;
1734 clocks = <&cru PCLK_MIPICSIPHY>;
1737 resets = <&cru SRST_P_MIPICSIPHY>;
1747 clocks = <&pmucru CLK_MIPIDSIPHY0_REF>, <&cru PCLK_MIPIDSIPHY0>;
1751 resets = <&cru SRST_P_MIPIDSIPHY0>;
1759 clocks = <&pmucru CLK_MIPIDSIPHY1_REF>, <&cru PCLK_MIPIDSIPHY1>;
1763 resets = <&cru SRST_P_MIPIDSIPHY1>;
1835 clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
1847 clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
1859 clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
1871 clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;