Lines Matching +full:cache +full:- +full:controller +full:- +full:0
1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
3 // Device Tree Include file for Layerscape-LX2160A family SoC.
5 // Copyright 2018-2020 NXP
7 #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/interrupt-controller/arm-gic.h>
10 #include <dt-bindings/thermal/thermal.h>
12 /memreserve/ 0x80000000 0x00010000;
16 interrupt-parent = <&gic>;
17 #address-cells = <2>;
18 #size-cells = <2>;
25 #address-cells = <1>;
26 #size-cells = <0>;
28 // 8 clusters having 2 Cortex-A72 cores each
29 cpu0: cpu@0 {
31 compatible = "arm,cortex-a72";
32 enable-method = "psci";
33 reg = <0x0>;
34 clocks = <&clockgen QORIQ_CLK_CMUX 0>;
35 d-cache-size = <0x8000>;
36 d-cache-line-size = <64>;
37 d-cache-sets = <128>;
38 i-cache-size = <0xC000>;
39 i-cache-line-size = <64>;
40 i-cache-sets = <192>;
41 next-level-cache = <&cluster0_l2>;
42 cpu-idle-states = <&cpu_pw15>;
43 #cooling-cells = <2>;
48 compatible = "arm,cortex-a72";
49 enable-method = "psci";
50 reg = <0x1>;
51 clocks = <&clockgen QORIQ_CLK_CMUX 0>;
52 d-cache-size = <0x8000>;
53 d-cache-line-size = <64>;
54 d-cache-sets = <128>;
55 i-cache-size = <0xC000>;
56 i-cache-line-size = <64>;
57 i-cache-sets = <192>;
58 next-level-cache = <&cluster0_l2>;
59 cpu-idle-states = <&cpu_pw15>;
60 #cooling-cells = <2>;
65 compatible = "arm,cortex-a72";
66 enable-method = "psci";
67 reg = <0x100>;
69 d-cache-size = <0x8000>;
70 d-cache-line-size = <64>;
71 d-cache-sets = <128>;
72 i-cache-size = <0xC000>;
73 i-cache-line-size = <64>;
74 i-cache-sets = <192>;
75 next-level-cache = <&cluster1_l2>;
76 cpu-idle-states = <&cpu_pw15>;
77 #cooling-cells = <2>;
82 compatible = "arm,cortex-a72";
83 enable-method = "psci";
84 reg = <0x101>;
86 d-cache-size = <0x8000>;
87 d-cache-line-size = <64>;
88 d-cache-sets = <128>;
89 i-cache-size = <0xC000>;
90 i-cache-line-size = <64>;
91 i-cache-sets = <192>;
92 next-level-cache = <&cluster1_l2>;
93 cpu-idle-states = <&cpu_pw15>;
94 #cooling-cells = <2>;
99 compatible = "arm,cortex-a72";
100 enable-method = "psci";
101 reg = <0x200>;
103 d-cache-size = <0x8000>;
104 d-cache-line-size = <64>;
105 d-cache-sets = <128>;
106 i-cache-size = <0xC000>;
107 i-cache-line-size = <64>;
108 i-cache-sets = <192>;
109 next-level-cache = <&cluster2_l2>;
110 cpu-idle-states = <&cpu_pw15>;
111 #cooling-cells = <2>;
116 compatible = "arm,cortex-a72";
117 enable-method = "psci";
118 reg = <0x201>;
120 d-cache-size = <0x8000>;
121 d-cache-line-size = <64>;
122 d-cache-sets = <128>;
123 i-cache-size = <0xC000>;
124 i-cache-line-size = <64>;
125 i-cache-sets = <192>;
126 next-level-cache = <&cluster2_l2>;
127 cpu-idle-states = <&cpu_pw15>;
128 #cooling-cells = <2>;
133 compatible = "arm,cortex-a72";
134 enable-method = "psci";
135 reg = <0x300>;
137 d-cache-size = <0x8000>;
138 d-cache-line-size = <64>;
139 d-cache-sets = <128>;
140 i-cache-size = <0xC000>;
141 i-cache-line-size = <64>;
142 i-cache-sets = <192>;
143 next-level-cache = <&cluster3_l2>;
144 cpu-idle-states = <&cpu_pw15>;
145 #cooling-cells = <2>;
150 compatible = "arm,cortex-a72";
151 enable-method = "psci";
152 reg = <0x301>;
154 d-cache-size = <0x8000>;
155 d-cache-line-size = <64>;
156 d-cache-sets = <128>;
157 i-cache-size = <0xC000>;
158 i-cache-line-size = <64>;
159 i-cache-sets = <192>;
160 next-level-cache = <&cluster3_l2>;
161 cpu-idle-states = <&cpu_pw15>;
162 #cooling-cells = <2>;
167 compatible = "arm,cortex-a72";
168 enable-method = "psci";
169 reg = <0x400>;
171 d-cache-size = <0x8000>;
172 d-cache-line-size = <64>;
173 d-cache-sets = <128>;
174 i-cache-size = <0xC000>;
175 i-cache-line-size = <64>;
176 i-cache-sets = <192>;
177 next-level-cache = <&cluster4_l2>;
178 cpu-idle-states = <&cpu_pw15>;
179 #cooling-cells = <2>;
184 compatible = "arm,cortex-a72";
185 enable-method = "psci";
186 reg = <0x401>;
188 d-cache-size = <0x8000>;
189 d-cache-line-size = <64>;
190 d-cache-sets = <128>;
191 i-cache-size = <0xC000>;
192 i-cache-line-size = <64>;
193 i-cache-sets = <192>;
194 next-level-cache = <&cluster4_l2>;
195 cpu-idle-states = <&cpu_pw15>;
196 #cooling-cells = <2>;
201 compatible = "arm,cortex-a72";
202 enable-method = "psci";
203 reg = <0x500>;
205 d-cache-size = <0x8000>;
206 d-cache-line-size = <64>;
207 d-cache-sets = <128>;
208 i-cache-size = <0xC000>;
209 i-cache-line-size = <64>;
210 i-cache-sets = <192>;
211 next-level-cache = <&cluster5_l2>;
212 cpu-idle-states = <&cpu_pw15>;
213 #cooling-cells = <2>;
218 compatible = "arm,cortex-a72";
219 enable-method = "psci";
220 reg = <0x501>;
222 d-cache-size = <0x8000>;
223 d-cache-line-size = <64>;
224 d-cache-sets = <128>;
225 i-cache-size = <0xC000>;
226 i-cache-line-size = <64>;
227 i-cache-sets = <192>;
228 next-level-cache = <&cluster5_l2>;
229 cpu-idle-states = <&cpu_pw15>;
230 #cooling-cells = <2>;
235 compatible = "arm,cortex-a72";
236 enable-method = "psci";
237 reg = <0x600>;
239 d-cache-size = <0x8000>;
240 d-cache-line-size = <64>;
241 d-cache-sets = <128>;
242 i-cache-size = <0xC000>;
243 i-cache-line-size = <64>;
244 i-cache-sets = <192>;
245 next-level-cache = <&cluster6_l2>;
246 cpu-idle-states = <&cpu_pw15>;
247 #cooling-cells = <2>;
252 compatible = "arm,cortex-a72";
253 enable-method = "psci";
254 reg = <0x601>;
256 d-cache-size = <0x8000>;
257 d-cache-line-size = <64>;
258 d-cache-sets = <128>;
259 i-cache-size = <0xC000>;
260 i-cache-line-size = <64>;
261 i-cache-sets = <192>;
262 next-level-cache = <&cluster6_l2>;
263 cpu-idle-states = <&cpu_pw15>;
264 #cooling-cells = <2>;
269 compatible = "arm,cortex-a72";
270 enable-method = "psci";
271 reg = <0x700>;
273 d-cache-size = <0x8000>;
274 d-cache-line-size = <64>;
275 d-cache-sets = <128>;
276 i-cache-size = <0xC000>;
277 i-cache-line-size = <64>;
278 i-cache-sets = <192>;
279 next-level-cache = <&cluster7_l2>;
280 cpu-idle-states = <&cpu_pw15>;
281 #cooling-cells = <2>;
286 compatible = "arm,cortex-a72";
287 enable-method = "psci";
288 reg = <0x701>;
290 d-cache-size = <0x8000>;
291 d-cache-line-size = <64>;
292 d-cache-sets = <128>;
293 i-cache-size = <0xC000>;
294 i-cache-line-size = <64>;
295 i-cache-sets = <192>;
296 next-level-cache = <&cluster7_l2>;
297 cpu-idle-states = <&cpu_pw15>;
298 #cooling-cells = <2>;
301 cluster0_l2: l2-cache0 {
302 compatible = "cache";
303 cache-unified;
304 cache-size = <0x100000>;
305 cache-line-size = <64>;
306 cache-sets = <1024>;
307 cache-level = <2>;
310 cluster1_l2: l2-cache1 {
311 compatible = "cache";
312 cache-unified;
313 cache-size = <0x100000>;
314 cache-line-size = <64>;
315 cache-sets = <1024>;
316 cache-level = <2>;
319 cluster2_l2: l2-cache2 {
320 compatible = "cache";
321 cache-unified;
322 cache-size = <0x100000>;
323 cache-line-size = <64>;
324 cache-sets = <1024>;
325 cache-level = <2>;
328 cluster3_l2: l2-cache3 {
329 compatible = "cache";
330 cache-unified;
331 cache-size = <0x100000>;
332 cache-line-size = <64>;
333 cache-sets = <1024>;
334 cache-level = <2>;
337 cluster4_l2: l2-cache4 {
338 compatible = "cache";
339 cache-unified;
340 cache-size = <0x100000>;
341 cache-line-size = <64>;
342 cache-sets = <1024>;
343 cache-level = <2>;
346 cluster5_l2: l2-cache5 {
347 compatible = "cache";
348 cache-unified;
349 cache-size = <0x100000>;
350 cache-line-size = <64>;
351 cache-sets = <1024>;
352 cache-level = <2>;
355 cluster6_l2: l2-cache6 {
356 compatible = "cache";
357 cache-unified;
358 cache-size = <0x100000>;
359 cache-line-size = <64>;
360 cache-sets = <1024>;
361 cache-level = <2>;
364 cluster7_l2: l2-cache7 {
365 compatible = "cache";
366 cache-unified;
367 cache-size = <0x100000>;
368 cache-line-size = <64>;
369 cache-sets = <1024>;
370 cache-level = <2>;
373 cpu_pw15: cpu-pw15 {
374 compatible = "arm,idle-state";
375 idle-state-name = "PW15";
376 arm,psci-suspend-param = <0x0>;
377 entry-latency-us = <2000>;
378 exit-latency-us = <2000>;
379 min-residency-us = <6000>;
383 gic: interrupt-controller@6000000 {
384 compatible = "arm,gic-v3";
385 reg = <0x0 0x06000000 0 0x10000>, // GIC Dist
386 <0x0 0x06200000 0 0x200000>, // GICR (RD_base +
388 <0x0 0x0c0c0000 0 0x2000>, // GICC
389 <0x0 0x0c0d0000 0 0x1000>, // GICH
390 <0x0 0x0c0e0000 0 0x20000>; // GICV
391 #interrupt-cells = <3>;
392 #address-cells = <2>;
393 #size-cells = <2>;
395 interrupt-controller;
398 its: msi-controller@6020000 {
399 compatible = "arm,gic-v3-its";
400 msi-controller;
401 reg = <0x0 0x6020000 0 0x20000>;
406 compatible = "arm,armv8-timer";
414 compatible = "arm,cortex-a72-pmu";
419 compatible = "arm,psci-0.2";
424 // DRAM space - 1, size : 2 GB DRAM
426 reg = <0x00000000 0x80000000 0 0x80000000>;
429 ddr1: memory-controller@1080000 {
430 compatible = "fsl,qoriq-memory-controller";
431 reg = <0x0 0x1080000 0x0 0x1000>;
433 little-endian;
436 ddr2: memory-controller@1090000 {
437 compatible = "fsl,qoriq-memory-controller";
438 reg = <0x0 0x1090000 0x0 0x1000>;
440 little-endian;
443 // One clock unit-sysclk node which bootloader require during DT fix-up
445 compatible = "fixed-clock";
446 #clock-cells = <0>;
447 clock-frequency = <100000000>; // fixed up by bootloader
448 clock-output-names = "sysclk";
451 thermal-zones {
452 cluster6-7 {
453 polling-delay-passive = <1000>;
454 polling-delay = <5000>;
455 thermal-sensors = <&tmu 0>;
458 cluster6_7_alert: cluster6-7-alert {
464 cluster6_7_crit: cluster6-7-crit {
471 cooling-maps {
474 cooling-device =
495 ddr-cluster5 {
496 polling-delay-passive = <1000>;
497 polling-delay = <5000>;
498 thermal-sensors = <&tmu 1>;
501 ddr-cluster5-alert {
507 ddr-cluster5-crit {
516 polling-delay-passive = <1000>;
517 polling-delay = <5000>;
518 thermal-sensors = <&tmu 2>;
521 wriop-alert {
527 wriop-crit {
535 dce-qbman-hsio2 {
536 polling-delay-passive = <1000>;
537 polling-delay = <5000>;
538 thermal-sensors = <&tmu 3>;
541 dce-qbman-alert {
547 dce-qbman-crit {
555 ccn-dpaa-tbu {
556 polling-delay-passive = <1000>;
557 polling-delay = <5000>;
558 thermal-sensors = <&tmu 4>;
561 ccn-dpaa-alert {
567 ccn-dpaa-crit {
575 cluster4-hsio3 {
576 polling-delay-passive = <1000>;
577 polling-delay = <5000>;
578 thermal-sensors = <&tmu 5>;
581 clust4-hsio3-alert {
587 clust4-hsio3-crit {
595 cluster2-3 {
596 polling-delay-passive = <1000>;
597 polling-delay = <5000>;
598 thermal-sensors = <&tmu 6>;
601 cluster2-3-alert {
607 cluster2-3-crit {
617 compatible = "simple-bus";
618 #address-cells = <2>;
619 #size-cells = <2>;
621 dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
624 compatible = "fsl,lynx-28g";
625 reg = <0x0 0x1ea0000 0x0 0x1e30>;
626 #phy-cells = <1>;
630 compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
631 fsl,sec-era = <10>;
632 #address-cells = <1>;
633 #size-cells = <1>;
634 ranges = <0x0 0x00 0x8000000 0x100000>;
635 reg = <0x00 0x8000000 0x0 0x100000>;
637 dma-coherent;
641 compatible = "fsl,sec-v5.0-job-ring",
642 "fsl,sec-v4.0-job-ring";
643 reg = <0x10000 0x10000>;
648 compatible = "fsl,sec-v5.0-job-ring",
649 "fsl,sec-v4.0-job-ring";
650 reg = <0x20000 0x10000>;
655 compatible = "fsl,sec-v5.0-job-ring",
656 "fsl,sec-v4.0-job-ring";
657 reg = <0x30000 0x10000>;
662 compatible = "fsl,sec-v5.0-job-ring",
663 "fsl,sec-v4.0-job-ring";
664 reg = <0x40000 0x10000>;
669 clockgen: clock-controller@1300000 {
670 compatible = "fsl,lx2160a-clockgen";
671 reg = <0 0x1300000 0 0xa0000>;
672 #clock-cells = <2>;
677 compatible = "fsl,lx2160a-dcfg", "syscon";
678 reg = <0x0 0x1e00000 0x0 0x10000>;
679 little-endian;
683 compatible = "fsl,ls1028a-sfp";
684 reg = <0x0 0x1e80000 0x0 0x10000>;
687 clock-names = "sfp";
691 compatible = "fsl,lx2160a-isc", "syscon";
692 reg = <0x0 0x1f70000 0x0 0x10000>;
693 little-endian;
694 #address-cells = <1>;
695 #size-cells = <1>;
696 ranges = <0x0 0x0 0x1f70000 0x10000>;
698 extirq: interrupt-controller@14 {
699 compatible = "fsl,lx2160a-extirq", "fsl,ls1088a-extirq";
700 #interrupt-cells = <2>;
701 #address-cells = <0>;
702 interrupt-controller;
703 reg = <0x14 4>;
704 interrupt-map =
705 <0 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
706 <1 0 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
707 <2 0 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
708 <3 0 &gic GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
709 <4 0 &gic GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
710 <5 0 &gic GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
711 <6 0 &gic GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
712 <7 0 &gic GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
713 <8 0 &gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
714 <9 0 &gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
715 <10 0 &gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
716 <11 0 &gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
717 interrupt-map-mask = <0xf 0x0>;
722 compatible = "fsl,qoriq-tmu";
723 reg = <0x0 0x1f80000 0x0 0x10000>;
725 fsl,tmu-range = <0x800000e6 0x8001017d>;
726 fsl,tmu-calibration =
728 <0x00000000 0x00000035
730 0x00000001 0x00000154>;
731 little-endian;
732 #thermal-sensor-cells = <1>;
736 compatible = "fsl,vf610-i2c";
737 #address-cells = <1>;
738 #size-cells = <0>;
739 reg = <0x0 0x2000000 0x0 0x10000>;
741 clock-names = "i2c";
744 scl-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
749 compatible = "fsl,vf610-i2c";
750 #address-cells = <1>;
751 #size-cells = <0>;
752 reg = <0x0 0x2010000 0x0 0x10000>;
754 clock-names = "i2c";
761 compatible = "fsl,vf610-i2c";
762 #address-cells = <1>;
763 #size-cells = <0>;
764 reg = <0x0 0x2020000 0x0 0x10000>;
766 clock-names = "i2c";
773 compatible = "fsl,vf610-i2c";
774 #address-cells = <1>;
775 #size-cells = <0>;
776 reg = <0x0 0x2030000 0x0 0x10000>;
778 clock-names = "i2c";
785 compatible = "fsl,vf610-i2c";
786 #address-cells = <1>;
787 #size-cells = <0>;
788 reg = <0x0 0x2040000 0x0 0x10000>;
790 clock-names = "i2c";
793 scl-gpios = <&gpio2 16 GPIO_ACTIVE_HIGH>;
798 compatible = "fsl,vf610-i2c";
799 #address-cells = <1>;
800 #size-cells = <0>;
801 reg = <0x0 0x2050000 0x0 0x10000>;
803 clock-names = "i2c";
810 compatible = "fsl,vf610-i2c";
811 #address-cells = <1>;
812 #size-cells = <0>;
813 reg = <0x0 0x2060000 0x0 0x10000>;
815 clock-names = "i2c";
822 compatible = "fsl,vf610-i2c";
823 #address-cells = <1>;
824 #size-cells = <0>;
825 reg = <0x0 0x2070000 0x0 0x10000>;
827 clock-names = "i2c";
834 compatible = "nxp,lx2160a-fspi";
835 #address-cells = <1>;
836 #size-cells = <0>;
837 reg = <0x0 0x20c0000 0x0 0x10000>,
838 <0x0 0x20000000 0x0 0x10000000>;
839 reg-names = "fspi_base", "fspi_mmap";
845 clock-names = "fspi_en", "fspi";
850 compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
851 #address-cells = <1>;
852 #size-cells = <0>;
853 reg = <0x0 0x2100000 0x0 0x10000>;
857 clock-names = "dspi";
858 spi-num-chipselects = <5>;
859 bus-num = <0>;
864 compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
865 #address-cells = <1>;
866 #size-cells = <0>;
867 reg = <0x0 0x2110000 0x0 0x10000>;
871 clock-names = "dspi";
872 spi-num-chipselects = <5>;
873 bus-num = <1>;
878 compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
879 #address-cells = <1>;
880 #size-cells = <0>;
881 reg = <0x0 0x2120000 0x0 0x10000>;
885 clock-names = "dspi";
886 spi-num-chipselects = <5>;
887 bus-num = <2>;
893 reg = <0x0 0x2140000 0x0 0x10000>;
894 interrupts = <0 28 0x4>; /* Level high type */
897 dma-coherent;
898 voltage-ranges = <1800 1800 3300 3300>;
899 sdhci,auto-cmd12;
900 little-endian;
901 bus-width = <4>;
907 reg = <0x0 0x2150000 0x0 0x10000>;
908 interrupts = <0 63 0x4>; /* Level high type */
911 dma-coherent;
912 voltage-ranges = <1800 1800 3300 3300>;
913 sdhci,auto-cmd12;
914 broken-cd;
915 little-endian;
916 bus-width = <4>;
921 compatible = "fsl,lx2160ar1-flexcan";
922 reg = <0x0 0x2180000 0x0 0x10000>;
926 <&clockgen QORIQ_CLK_SYSCLK 0>;
927 clock-names = "ipg", "per";
928 fsl,clk-source = /bits/ 8 <0>;
933 compatible = "fsl,lx2160ar1-flexcan";
934 reg = <0x0 0x2190000 0x0 0x10000>;
938 <&clockgen QORIQ_CLK_SYSCLK 0>;
939 clock-names = "ipg", "per";
940 fsl,clk-source = /bits/ 8 <0>;
945 compatible = "arm,sbsa-uart","arm,pl011";
946 reg = <0x0 0x21c0000 0x0 0x1000>;
948 current-speed = <115200>;
953 compatible = "arm,sbsa-uart","arm,pl011";
954 reg = <0x0 0x21d0000 0x0 0x1000>;
956 current-speed = <115200>;
961 compatible = "arm,sbsa-uart","arm,pl011";
962 reg = <0x0 0x21e0000 0x0 0x1000>;
964 current-speed = <115200>;
969 compatible = "arm,sbsa-uart","arm,pl011";
970 reg = <0x0 0x21f0000 0x0 0x1000>;
972 current-speed = <115200>;
977 compatible = "fsl,qoriq-gpio";
978 reg = <0x0 0x2300000 0x0 0x10000>;
980 gpio-controller;
981 little-endian;
982 #gpio-cells = <2>;
983 interrupt-controller;
984 #interrupt-cells = <2>;
988 compatible = "fsl,qoriq-gpio";
989 reg = <0x0 0x2310000 0x0 0x10000>;
991 gpio-controller;
992 little-endian;
993 #gpio-cells = <2>;
994 interrupt-controller;
995 #interrupt-cells = <2>;
999 compatible = "fsl,qoriq-gpio";
1000 reg = <0x0 0x2320000 0x0 0x10000>;
1002 gpio-controller;
1003 little-endian;
1004 #gpio-cells = <2>;
1005 interrupt-controller;
1006 #interrupt-cells = <2>;
1010 compatible = "fsl,qoriq-gpio";
1011 reg = <0x0 0x2330000 0x0 0x10000>;
1013 gpio-controller;
1014 little-endian;
1015 #gpio-cells = <2>;
1016 interrupt-controller;
1017 #interrupt-cells = <2>;
1021 compatible = "arm,sbsa-gwdt";
1022 reg = <0x0 0x23a0000 0 0x1000>,
1023 <0x0 0x2390000 0 0x1000>;
1025 timeout-sec = <30>;
1028 rcpm: power-controller@1e34040 {
1029 compatible = "fsl,lx2160a-rcpm", "fsl,qoriq-rcpm-2.1+";
1030 reg = <0x0 0x1e34040 0x0 0x1c>;
1031 #fsl,rcpm-wakeup-cells = <7>;
1032 little-endian;
1036 compatible = "fsl,lx2160a-ftm-alarm";
1037 reg = <0x0 0x2800000 0x0 0x10000>;
1038 fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
1044 reg = <0x0 0x3100000 0x0 0x10000>;
1047 snps,quirk-frame-length-adjustment = <0x20>;
1048 usb3-lpm-capable;
1050 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
1056 reg = <0x0 0x3110000 0x0 0x10000>;
1059 snps,quirk-frame-length-adjustment = <0x20>;
1060 usb3-lpm-capable;
1062 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
1067 compatible = "fsl,lx2160a-ahci";
1068 reg = <0x0 0x3200000 0x0 0x10000>,
1069 <0x7 0x100520 0x0 0x4>;
1070 reg-names = "ahci", "sata-ecc";
1074 dma-coherent;
1079 compatible = "fsl,lx2160a-ahci";
1080 reg = <0x0 0x3210000 0x0 0x10000>,
1081 <0x7 0x100520 0x0 0x4>;
1082 reg-names = "ahci", "sata-ecc";
1086 dma-coherent;
1091 compatible = "fsl,lx2160a-ahci";
1092 reg = <0x0 0x3220000 0x0 0x10000>,
1093 <0x7 0x100520 0x0 0x4>;
1094 reg-names = "ahci", "sata-ecc";
1098 dma-coherent;
1103 compatible = "fsl,lx2160a-ahci";
1104 reg = <0x0 0x3230000 0x0 0x10000>,
1105 <0x7 0x100520 0x0 0x4>;
1106 reg-names = "ahci", "sata-ecc";
1110 dma-coherent;
1115 compatible = "fsl,lx2160a-pcie";
1116 reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
1117 <0x80 0x00000000 0x0 0x00002000>; /* configuration space */
1118 reg-names = "csr_axi_slave", "config_axi_slave";
1121 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1122 interrupt-names = "aer", "pme", "intr";
1123 #address-cells = <3>;
1124 #size-cells = <2>;
1126 dma-coherent;
1127 apio-wins = <8>;
1128 ppio-wins = <8>;
1129 bus-range = <0x0 0xff>;
1130 … ranges = <0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1131 msi-parent = <&its>;
1132 #interrupt-cells = <1>;
1133 interrupt-map-mask = <0 0 0 7>;
1134 interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
1135 <0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
1136 <0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
1137 <0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1138 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1143 compatible = "fsl,lx2160a-pcie";
1144 reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
1145 <0x88 0x00000000 0x0 0x00002000>; /* configuration space */
1146 reg-names = "csr_axi_slave", "config_axi_slave";
1149 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1150 interrupt-names = "aer", "pme", "intr";
1151 #address-cells = <3>;
1152 #size-cells = <2>;
1154 dma-coherent;
1155 apio-wins = <8>;
1156 ppio-wins = <8>;
1157 bus-range = <0x0 0xff>;
1158 … ranges = <0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1159 msi-parent = <&its>;
1160 #interrupt-cells = <1>;
1161 interrupt-map-mask = <0 0 0 7>;
1162 interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
1163 <0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
1164 <0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1165 <0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1166 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1171 compatible = "fsl,lx2160a-pcie";
1172 reg = <0x00 0x03600000 0x0 0x00100000>, /* controller registers */
1173 <0x90 0x00000000 0x0 0x00002000>; /* configuration space */
1174 reg-names = "csr_axi_slave", "config_axi_slave";
1177 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1178 interrupt-names = "aer", "pme", "intr";
1179 #address-cells = <3>;
1180 #size-cells = <2>;
1182 dma-coherent;
1183 apio-wins = <256>;
1184 ppio-wins = <24>;
1185 bus-range = <0x0 0xff>;
1186 … ranges = <0x82000000 0x0 0x40000000 0x90 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1187 msi-parent = <&its>;
1188 #interrupt-cells = <1>;
1189 interrupt-map-mask = <0 0 0 7>;
1190 interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
1191 <0000 0 0 2 &gic 0 0 GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1192 <0000 0 0 3 &gic 0 0 GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1193 <0000 0 0 4 &gic 0 0 GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
1194 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1199 compatible = "fsl,lx2160a-pcie";
1200 reg = <0x00 0x03700000 0x0 0x00100000>, /* controller registers */
1201 <0x98 0x00000000 0x0 0x00002000>; /* configuration space */
1202 reg-names = "csr_axi_slave", "config_axi_slave";
1205 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1206 interrupt-names = "aer", "pme", "intr";
1207 #address-cells = <3>;
1208 #size-cells = <2>;
1210 dma-coherent;
1211 apio-wins = <8>;
1212 ppio-wins = <8>;
1213 bus-range = <0x0 0xff>;
1214 … ranges = <0x82000000 0x0 0x40000000 0x98 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1215 msi-parent = <&its>;
1216 #interrupt-cells = <1>;
1217 interrupt-map-mask = <0 0 0 7>;
1218 interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1219 <0000 0 0 2 &gic 0 0 GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1220 <0000 0 0 3 &gic 0 0 GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1221 <0000 0 0 4 &gic 0 0 GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1222 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1227 compatible = "fsl,lx2160a-pcie";
1228 reg = <0x00 0x03800000 0x0 0x00100000>, /* controller registers */
1229 <0xa0 0x00000000 0x0 0x00002000>; /* configuration space */
1230 reg-names = "csr_axi_slave", "config_axi_slave";
1233 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1234 interrupt-names = "aer", "pme", "intr";
1235 #address-cells = <3>;
1236 #size-cells = <2>;
1238 dma-coherent;
1239 apio-wins = <256>;
1240 ppio-wins = <24>;
1241 bus-range = <0x0 0xff>;
1242 … ranges = <0x82000000 0x0 0x40000000 0xa0 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1243 msi-parent = <&its>;
1244 #interrupt-cells = <1>;
1245 interrupt-map-mask = <0 0 0 7>;
1246 interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
1247 <0000 0 0 2 &gic 0 0 GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
1248 <0000 0 0 3 &gic 0 0 GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
1249 <0000 0 0 4 &gic 0 0 GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
1250 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1255 compatible = "fsl,lx2160a-pcie";
1256 reg = <0x00 0x03900000 0x0 0x00100000>, /* controller registers */
1257 <0xa8 0x00000000 0x0 0x00002000>; /* configuration space */
1258 reg-names = "csr_axi_slave", "config_axi_slave";
1261 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1262 interrupt-names = "aer", "pme", "intr";
1263 #address-cells = <3>;
1264 #size-cells = <2>;
1266 dma-coherent;
1267 apio-wins = <8>;
1268 ppio-wins = <8>;
1269 bus-range = <0x0 0xff>;
1270 … ranges = <0x82000000 0x0 0x40000000 0xa8 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1271 msi-parent = <&its>;
1272 #interrupt-cells = <1>;
1273 interrupt-map-mask = <0 0 0 7>;
1274 interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
1275 <0000 0 0 2 &gic 0 0 GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
1276 <0000 0 0 3 &gic 0 0 GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
1277 <0000 0 0 4 &gic 0 0 GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1278 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1283 compatible = "arm,mmu-500";
1284 reg = <0 0x5000000 0 0x800000>;
1285 #iommu-cells = <1>;
1286 #global-interrupts = <14>;
1291 // global non-secure fault
1293 // combined non-secure
1295 // performance counter interrupts 0-9
1371 dma-coherent;
1375 compatible = "fsl,dpaa2-console";
1376 reg = <0x00000000 0x08340020 0 0x2>;
1379 ptp-timer@8b95000 {
1380 compatible = "fsl,dpaa2-ptp";
1381 reg = <0x0 0x8b95000 0x0 0x100>;
1384 little-endian;
1385 fsl,extts-fifo;
1388 /* WRIOP0: 0x8b8_0000, E-MDIO1: 0x1_6000 */
1390 compatible = "fsl,fman-memac-mdio";
1391 reg = <0x0 0x8b96000 0x0 0x1000>;
1393 #address-cells = <1>;
1394 #size-cells = <0>;
1395 little-endian;
1396 clock-frequency = <2500000>;
1403 compatible = "fsl,fman-memac-mdio";
1404 reg = <0x0 0x8b97000 0x0 0x1000>;
1406 little-endian;
1407 #address-cells = <1>;
1408 #size-cells = <0>;
1409 clock-frequency = <2500000>;
1416 compatible = "fsl,fman-memac-mdio";
1417 reg = <0x0 0x8c07000 0x0 0x1000>;
1418 little-endian;
1419 #address-cells = <1>;
1420 #size-cells = <0>;
1423 pcs1: ethernet-phy@0 {
1424 reg = <0>;
1429 compatible = "fsl,fman-memac-mdio";
1430 reg = <0x0 0x8c0b000 0x0 0x1000>;
1431 little-endian;
1432 #address-cells = <1>;
1433 #size-cells = <0>;
1436 pcs2: ethernet-phy@0 {
1437 reg = <0>;
1442 compatible = "fsl,fman-memac-mdio";
1443 reg = <0x0 0x8c0f000 0x0 0x1000>;
1444 little-endian;
1445 #address-cells = <1>;
1446 #size-cells = <0>;
1449 pcs3: ethernet-phy@0 {
1450 reg = <0>;
1455 compatible = "fsl,fman-memac-mdio";
1456 reg = <0x0 0x8c13000 0x0 0x1000>;
1457 little-endian;
1458 #address-cells = <1>;
1459 #size-cells = <0>;
1462 pcs4: ethernet-phy@0 {
1463 reg = <0>;
1468 compatible = "fsl,fman-memac-mdio";
1469 reg = <0x0 0x8c17000 0x0 0x1000>;
1470 little-endian;
1471 #address-cells = <1>;
1472 #size-cells = <0>;
1475 pcs5: ethernet-phy@0 {
1476 reg = <0>;
1481 compatible = "fsl,fman-memac-mdio";
1482 reg = <0x0 0x8c1b000 0x0 0x1000>;
1483 little-endian;
1484 #address-cells = <1>;
1485 #size-cells = <0>;
1488 pcs6: ethernet-phy@0 {
1489 reg = <0>;
1494 compatible = "fsl,fman-memac-mdio";
1495 reg = <0x0 0x8c1f000 0x0 0x1000>;
1496 little-endian;
1497 #address-cells = <1>;
1498 #size-cells = <0>;
1501 pcs7: ethernet-phy@0 {
1502 reg = <0>;
1507 compatible = "fsl,fman-memac-mdio";
1508 reg = <0x0 0x8c23000 0x0 0x1000>;
1509 little-endian;
1510 #address-cells = <1>;
1511 #size-cells = <0>;
1514 pcs8: ethernet-phy@0 {
1515 reg = <0>;
1520 compatible = "fsl,fman-memac-mdio";
1521 reg = <0x0 0x8c27000 0x0 0x1000>;
1522 little-endian;
1523 #address-cells = <1>;
1524 #size-cells = <0>;
1527 pcs9: ethernet-phy@0 {
1528 reg = <0>;
1533 compatible = "fsl,fman-memac-mdio";
1534 reg = <0x0 0x8c2b000 0x0 0x1000>;
1535 little-endian;
1536 #address-cells = <1>;
1537 #size-cells = <0>;
1540 pcs10: ethernet-phy@0 {
1541 reg = <0>;
1546 compatible = "fsl,fman-memac-mdio";
1547 reg = <0x0 0x8c2f000 0x0 0x1000>;
1548 little-endian;
1549 #address-cells = <1>;
1550 #size-cells = <0>;
1553 pcs11: ethernet-phy@0 {
1554 reg = <0>;
1559 compatible = "fsl,fman-memac-mdio";
1560 reg = <0x0 0x8c33000 0x0 0x1000>;
1561 little-endian;
1562 #address-cells = <1>;
1563 #size-cells = <0>;
1566 pcs12: ethernet-phy@0 {
1567 reg = <0>;
1572 compatible = "fsl,fman-memac-mdio";
1573 reg = <0x0 0x8c37000 0x0 0x1000>;
1574 little-endian;
1575 #address-cells = <1>;
1576 #size-cells = <0>;
1579 pcs13: ethernet-phy@0 {
1580 reg = <0>;
1585 compatible = "fsl,fman-memac-mdio";
1586 reg = <0x0 0x8c3b000 0x0 0x1000>;
1587 little-endian;
1588 #address-cells = <1>;
1589 #size-cells = <0>;
1592 pcs14: ethernet-phy@0 {
1593 reg = <0>;
1598 compatible = "fsl,fman-memac-mdio";
1599 reg = <0x0 0x8c3f000 0x0 0x1000>;
1600 little-endian;
1601 #address-cells = <1>;
1602 #size-cells = <0>;
1605 pcs15: ethernet-phy@0 {
1606 reg = <0>;
1611 compatible = "fsl,fman-memac-mdio";
1612 reg = <0x0 0x8c43000 0x0 0x1000>;
1613 little-endian;
1614 #address-cells = <1>;
1615 #size-cells = <0>;
1618 pcs16: ethernet-phy@0 {
1619 reg = <0>;
1624 compatible = "fsl,fman-memac-mdio";
1625 reg = <0x0 0x8c47000 0x0 0x1000>;
1626 little-endian;
1627 #address-cells = <1>;
1628 #size-cells = <0>;
1631 pcs17: ethernet-phy@0 {
1632 reg = <0>;
1637 compatible = "fsl,fman-memac-mdio";
1638 reg = <0x0 0x8c4b000 0x0 0x1000>;
1639 little-endian;
1640 #address-cells = <1>;
1641 #size-cells = <0>;
1644 pcs18: ethernet-phy@0 {
1645 reg = <0>;
1649 fsl_mc: fsl-mc@80c000000 {
1650 compatible = "fsl,qoriq-mc";
1651 reg = <0x00000008 0x0c000000 0 0x40>,
1652 <0x00000000 0x08340000 0 0x40000>;
1653 msi-parent = <&its>;
1654 /* iommu-map property is fixed up by u-boot */
1655 iommu-map = <0 &smmu 0 0>;
1656 dma-coherent;
1657 #address-cells = <3>;
1658 #size-cells = <1>;
1661 * Region type 0x0 - MC portals
1662 * Region type 0x1 - QBMAN portals
1664 ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
1665 0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
1671 #address-cells = <1>;
1672 #size-cells = <0>;
1675 compatible = "fsl,qoriq-mc-dpmac";
1676 reg = <0x1>;
1677 pcs-handle = <&pcs1>;
1681 compatible = "fsl,qoriq-mc-dpmac";
1682 reg = <0x2>;
1683 pcs-handle = <&pcs2>;
1687 compatible = "fsl,qoriq-mc-dpmac";
1688 reg = <0x3>;
1689 pcs-handle = <&pcs3>;
1693 compatible = "fsl,qoriq-mc-dpmac";
1694 reg = <0x4>;
1695 pcs-handle = <&pcs4>;
1699 compatible = "fsl,qoriq-mc-dpmac";
1700 reg = <0x5>;
1701 pcs-handle = <&pcs5>;
1705 compatible = "fsl,qoriq-mc-dpmac";
1706 reg = <0x6>;
1707 pcs-handle = <&pcs6>;
1711 compatible = "fsl,qoriq-mc-dpmac";
1712 reg = <0x7>;
1713 pcs-handle = <&pcs7>;
1717 compatible = "fsl,qoriq-mc-dpmac";
1718 reg = <0x8>;
1719 pcs-handle = <&pcs8>;
1723 compatible = "fsl,qoriq-mc-dpmac";
1724 reg = <0x9>;
1725 pcs-handle = <&pcs9>;
1729 compatible = "fsl,qoriq-mc-dpmac";
1730 reg = <0xa>;
1731 pcs-handle = <&pcs10>;
1735 compatible = "fsl,qoriq-mc-dpmac";
1736 reg = <0xb>;
1737 pcs-handle = <&pcs11>;
1741 compatible = "fsl,qoriq-mc-dpmac";
1742 reg = <0xc>;
1743 pcs-handle = <&pcs12>;
1747 compatible = "fsl,qoriq-mc-dpmac";
1748 reg = <0xd>;
1749 pcs-handle = <&pcs13>;
1753 compatible = "fsl,qoriq-mc-dpmac";
1754 reg = <0xe>;
1755 pcs-handle = <&pcs14>;
1759 compatible = "fsl,qoriq-mc-dpmac";
1760 reg = <0xf>;
1761 pcs-handle = <&pcs15>;
1765 compatible = "fsl,qoriq-mc-dpmac";
1766 reg = <0x10>;
1767 pcs-handle = <&pcs16>;
1771 compatible = "fsl,qoriq-mc-dpmac";
1772 reg = <0x11>;
1773 pcs-handle = <&pcs17>;
1777 compatible = "fsl,qoriq-mc-dpmac";
1778 reg = <0x12>;
1779 pcs-handle = <&pcs18>;
1787 compatible = "linaro,optee-tz";