Lines Matching +full:1 +full:- +full:9 +full:a +full:- +full:e
1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
3 * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
6 #include <dt-bindings/pinctrl/stm32-pinfunc.h>
9 adc1_ain_pins_a: adc1-ain-0 {
12 <STM32_PINMUX('B', 1, ANALOG)>, /* ADC1_INP5 */
16 <STM32_PINMUX('A', 3, ANALOG)>; /* ADC1_INP15 */
20 adc1_in6_pins_a: adc1-in6-0 {
26 adc12_ain_pins_a: adc12-ain-0 {
35 adc12_ain_pins_b: adc12-ain-1 {
42 adc12_usb_cc_pins_a: adc12-usb-cc-pins-0 {
44 pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
45 <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
49 cec_pins_a: cec-0 {
51 pinmux = <STM32_PINMUX('A', 15, AF4)>;
52 bias-disable;
53 drive-open-drain;
54 slew-rate = <0>;
58 cec_sleep_pins_a: cec-sleep-0 {
60 pinmux = <STM32_PINMUX('A', 15, ANALOG)>; /* HDMI_CEC */
64 cec_pins_b: cec-1 {
67 bias-disable;
68 drive-open-drain;
69 slew-rate = <0>;
73 cec_sleep_pins_b: cec-sleep-1 {
79 dac_ch1_pins_a: dac-ch1-0 {
81 pinmux = <STM32_PINMUX('A', 4, ANALOG)>;
85 dac_ch2_pins_a: dac-ch2-0 {
87 pinmux = <STM32_PINMUX('A', 5, ANALOG)>;
91 dcmi_pins_a: dcmi-0 {
95 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
96 <STM32_PINMUX('H', 9, AF13)>,/* DCMI_D0 */
103 <STM32_PINMUX('E', 6, AF13)>,/* DCMI_D7 */
104 <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
108 bias-disable;
112 dcmi_sleep_pins_a: dcmi-sleep-0 {
116 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
117 <STM32_PINMUX('H', 9, ANALOG)>,/* DCMI_D0 */
124 <STM32_PINMUX('E', 6, ANALOG)>,/* DCMI_D7 */
125 <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
132 dcmi_pins_b: dcmi-1 {
134 pinmux = <STM32_PINMUX('A', 4, AF13)>,/* DCMI_HSYNC */
136 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
140 <STM32_PINMUX('E', 1, AF13)>,/* DCMI_D3 */
141 <STM32_PINMUX('E', 11, AF13)>,/* DCMI_D4 */
143 <STM32_PINMUX('E', 13, AF13)>,/* DCMI_D6 */
144 <STM32_PINMUX('B', 9, AF13)>;/* DCMI_D7 */
145 bias-disable;
149 dcmi_sleep_pins_b: dcmi-sleep-1 {
151 pinmux = <STM32_PINMUX('A', 4, ANALOG)>,/* DCMI_HSYNC */
153 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
157 <STM32_PINMUX('E', 1, ANALOG)>,/* DCMI_D3 */
158 <STM32_PINMUX('E', 11, ANALOG)>,/* DCMI_D4 */
160 <STM32_PINMUX('E', 13, ANALOG)>,/* DCMI_D6 */
161 <STM32_PINMUX('B', 9, ANALOG)>;/* DCMI_D7 */
165 dcmi_pins_c: dcmi-2 {
167 pinmux = <STM32_PINMUX('A', 4, AF13)>,/* DCMI_HSYNC */
169 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
170 <STM32_PINMUX('A', 9, AF13)>,/* DCMI_D0 */
172 <STM32_PINMUX('E', 0, AF13)>,/* DCMI_D2 */
173 <STM32_PINMUX('E', 1, AF13)>,/* DCMI_D3 */
177 <STM32_PINMUX('E', 6, AF13)>,/* DCMI_D7 */
178 <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
180 bias-pull-up;
184 dcmi_sleep_pins_c: dcmi-sleep-2 {
186 pinmux = <STM32_PINMUX('A', 4, ANALOG)>,/* DCMI_HSYNC */
188 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
189 <STM32_PINMUX('A', 9, ANALOG)>,/* DCMI_D0 */
191 <STM32_PINMUX('E', 0, ANALOG)>,/* DCMI_D2 */
192 <STM32_PINMUX('E', 1, ANALOG)>,/* DCMI_D3 */
196 <STM32_PINMUX('E', 6, ANALOG)>,/* DCMI_D7 */
197 <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
202 ethernet0_rgmii_pins_a: rgmii-0 {
209 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
211 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
212 bias-disable;
213 drive-push-pull;
214 slew-rate = <2>;
217 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
218 bias-disable;
219 drive-push-pull;
220 slew-rate = <0>;
226 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
227 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
228 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
229 bias-disable;
233 ethernet0_rgmii_sleep_pins_a: rgmii-sleep-0 {
240 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
242 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
243 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
247 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
248 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
249 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
253 ethernet0_rgmii_pins_b: rgmii-1 {
260 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
262 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
263 bias-disable;
264 drive-push-pull;
265 slew-rate = <2>;
268 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
269 bias-disable;
270 drive-push-pull;
271 slew-rate = <0>;
278 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
279 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
280 bias-disable;
284 ethernet0_rgmii_sleep_pins_b: rgmii-sleep-1 {
291 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
293 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
294 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
299 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
300 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
304 ethernet0_rgmii_pins_c: rgmii-2 {
311 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
313 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
314 bias-disable;
315 drive-push-pull;
316 slew-rate = <2>;
319 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
320 bias-disable;
321 drive-push-pull;
322 slew-rate = <0>;
328 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
329 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
330 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
331 bias-disable;
335 ethernet0_rgmii_sleep_pins_c: rgmii-sleep-2 {
342 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
344 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
345 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
349 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
350 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
351 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
355 ethernet0_rgmii_pins_d: rgmii-3 {
361 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
363 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
364 bias-disable;
365 drive-push-pull;
366 slew-rate = <2>;
369 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
370 bias-disable;
371 drive-push-pull;
372 slew-rate = <0>;
378 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
379 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
380 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
381 bias-disable;
385 ethernet0_rgmii_sleep_pins_d: rgmii-sleep-3 {
392 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
394 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
395 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
399 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
400 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
401 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
405 ethernet0_rgmii_pins_e: rgmii-4 {
411 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
413 bias-disable;
414 drive-push-pull;
415 slew-rate = <2>;
422 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
423 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
424 bias-disable;
428 ethernet0_rgmii_sleep_pins_e: rgmii-sleep-4 {
434 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
440 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
441 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
445 ethernet0_rmii_pins_a: rmii-0 {
450 <STM32_PINMUX('A', 1, AF0)>, /* ETH1_RMII_REF_CLK */
451 <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */
452 <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */
453 bias-disable;
454 drive-push-pull;
455 slew-rate = <2>;
460 <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
461 bias-disable;
465 ethernet0_rmii_sleep_pins_a: rmii-sleep-0 {
470 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
471 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
474 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH1_RMII_REF_CLK */
475 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH1_RMII_CRS_DV */
479 ethernet0_rmii_pins_b: rmii-1 {
482 <STM32_PINMUX('C', 1, AF11)>, /* ETH1_MDC */
485 bias-disable;
486 drive-push-pull;
487 slew-rate = <1>;
490 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH1_MDIO */
491 bias-disable;
492 drive-push-pull;
493 slew-rate = <0>;
496 pinmux = <STM32_PINMUX('A', 7, AF11)>, /* ETH1_CRS_DV */
499 bias-disable;
506 ethernet0_rmii_sleep_pins_b: rmii-sleep-1 {
508 pinmux = <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
509 <STM32_PINMUX('A', 7, ANALOG)>, /* ETH1_CRS_DV */
512 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
520 ethernet0_rmii_pins_c: rmii-2 {
525 <STM32_PINMUX('A', 1, AF11)>, /* ETH1_RMII_REF_CLK */
526 <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */
527 <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */
528 bias-disable;
529 drive-push-pull;
530 slew-rate = <2>;
535 <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
536 bias-disable;
540 ethernet0_rmii_sleep_pins_c: rmii-sleep-2 {
545 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
546 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
549 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH1_RMII_REF_CLK */
550 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH1_RMII_CRS_DV */
554 fmc_pins_a: fmc-0 {
563 <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
564 <STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
565 <STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
566 <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
567 <STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
568 <STM32_PINMUX('G', 9, AF12)>; /* FMC_NE2_FMC_NCE */
569 bias-disable;
570 drive-push-pull;
571 slew-rate = <1>;
575 bias-pull-up;
579 fmc_sleep_pins_a: fmc-sleep-0 {
588 <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
589 <STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
590 <STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
591 <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
592 <STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
594 <STM32_PINMUX('G', 9, ANALOG)>; /* FMC_NE2_FMC_NCE */
598 fmc_pins_b: fmc-1 {
606 <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
607 <STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
608 <STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
609 <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
610 <STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
611 <STM32_PINMUX('E', 11, AF12)>, /* FMC_D8 */
612 <STM32_PINMUX('E', 12, AF12)>, /* FMC_D9 */
613 <STM32_PINMUX('E', 13, AF12)>, /* FMC_D10 */
614 <STM32_PINMUX('E', 14, AF12)>, /* FMC_D11 */
615 <STM32_PINMUX('E', 15, AF12)>, /* FMC_D12 */
617 <STM32_PINMUX('D', 9, AF12)>, /* FMC_D14 */
619 <STM32_PINMUX('G', 9, AF12)>, /* FMC_NE2_FMC_NCE */
621 bias-disable;
622 drive-push-pull;
623 slew-rate = <3>;
627 fmc_sleep_pins_b: fmc-sleep-1 {
635 <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
636 <STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
637 <STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
638 <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
639 <STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
640 <STM32_PINMUX('E', 11, ANALOG)>, /* FMC_D8 */
641 <STM32_PINMUX('E', 12, ANALOG)>, /* FMC_D9 */
642 <STM32_PINMUX('E', 13, ANALOG)>, /* FMC_D10 */
643 <STM32_PINMUX('E', 14, ANALOG)>, /* FMC_D11 */
644 <STM32_PINMUX('E', 15, ANALOG)>, /* FMC_D12 */
646 <STM32_PINMUX('D', 9, ANALOG)>, /* FMC_D14 */
648 <STM32_PINMUX('G', 9, ANALOG)>, /* FMC_NE2_FMC_NCE */
653 i2c1_pins_a: i2c1-0 {
657 bias-disable;
658 drive-open-drain;
659 slew-rate = <0>;
663 i2c1_sleep_pins_a: i2c1-sleep-0 {
670 i2c1_pins_b: i2c1-1 {
674 bias-disable;
675 drive-open-drain;
676 slew-rate = <0>;
680 i2c1_sleep_pins_b: i2c1-sleep-1 {
687 i2c2_pins_a: i2c2-0 {
691 bias-disable;
692 drive-open-drain;
693 slew-rate = <0>;
697 i2c2_sleep_pins_a: i2c2-sleep-0 {
704 i2c2_pins_b1: i2c2-1 {
707 bias-disable;
708 drive-open-drain;
709 slew-rate = <0>;
713 i2c2_sleep_pins_b1: i2c2-sleep-1 {
719 i2c2_pins_c: i2c2-2 {
721 pinmux = <STM32_PINMUX('F', 1, AF4)>, /* I2C2_SCL */
723 bias-disable;
724 drive-open-drain;
725 slew-rate = <0>;
729 i2c2_pins_sleep_c: i2c2-sleep-2 {
731 pinmux = <STM32_PINMUX('F', 1, ANALOG)>, /* I2C2_SCL */
736 i2c5_pins_a: i2c5-0 {
738 pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
739 <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
740 bias-disable;
741 drive-open-drain;
742 slew-rate = <0>;
746 i2c5_sleep_pins_a: i2c5-sleep-0 {
748 pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* I2C5_SCL */
749 <STM32_PINMUX('A', 12, ANALOG)>; /* I2C5_SDA */
754 i2c5_pins_b: i2c5-1 {
757 <STM32_PINMUX('D', 1, AF4)>; /* I2C5_SDA */
758 bias-disable;
759 drive-open-drain;
760 slew-rate = <0>;
764 i2c5_sleep_pins_b: i2c5-sleep-1 {
767 <STM32_PINMUX('D', 1, ANALOG)>; /* I2C5_SDA */
771 i2s2_pins_a: i2s2-0 {
774 <STM32_PINMUX('B', 9, AF5)>, /* I2S2_WS */
775 <STM32_PINMUX('A', 9, AF5)>; /* I2S2_CK */
776 slew-rate = <1>;
777 drive-push-pull;
778 bias-disable;
782 i2s2_sleep_pins_a: i2s2-sleep-0 {
785 <STM32_PINMUX('B', 9, ANALOG)>, /* I2S2_WS */
786 <STM32_PINMUX('A', 9, ANALOG)>; /* I2S2_CK */
790 ltdc_pins_a: ltdc-0 {
794 <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
799 <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
803 <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
804 <STM32_PINMUX('E', 5, AF14)>, /* LCD_G0 */
805 <STM32_PINMUX('E', 6, AF14)>, /* LCD_G1 */
810 <STM32_PINMUX('I', 1, AF14)>, /* LCD_G6 */
812 <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
817 <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
820 bias-disable;
821 drive-push-pull;
822 slew-rate = <1>;
826 ltdc_sleep_pins_a: ltdc-sleep-0 {
830 <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
835 <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
839 <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
840 <STM32_PINMUX('E', 5, ANALOG)>, /* LCD_G0 */
841 <STM32_PINMUX('E', 6, ANALOG)>, /* LCD_G1 */
846 <STM32_PINMUX('I', 1, ANALOG)>, /* LCD_G6 */
848 <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
853 <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
859 ltdc_pins_b: ltdc-1 {
867 <STM32_PINMUX('J', 1, AF14)>, /* LCD_R2 */
875 <STM32_PINMUX('J', 9, AF14)>, /* LCD_G2 */
879 <STM32_PINMUX('K', 1, AF14)>, /* LCD_G6 */
889 bias-disable;
890 drive-push-pull;
891 slew-rate = <1>;
895 ltdc_sleep_pins_b: ltdc-sleep-1 {
903 <STM32_PINMUX('J', 1, ANALOG)>, /* LCD_R2 */
911 <STM32_PINMUX('J', 9, ANALOG)>, /* LCD_G2 */
915 <STM32_PINMUX('K', 1, ANALOG)>, /* LCD_G6 */
928 ltdc_pins_c: ltdc-2 {
930 pinmux = <STM32_PINMUX('B', 1, AF9)>, /* LTDC_R6 */
931 <STM32_PINMUX('B', 9, AF14)>, /* LTDC_B7 */
936 <STM32_PINMUX('E', 11, AF14)>, /* LTDC_G3 */
937 <STM32_PINMUX('E', 12, AF14)>, /* LTDC_B4 */
938 <STM32_PINMUX('E', 13, AF14)>, /* LTDC_DE */
939 <STM32_PINMUX('E', 15, AF14)>, /* LTDC_R7 */
942 <STM32_PINMUX('H', 9, AF14)>, /* LTDC_R3 */
946 <STM32_PINMUX('I', 1, AF14)>, /* LTDC_G6 */
949 <STM32_PINMUX('I', 9, AF14)>, /* LTDC_VSYNC */
951 bias-disable;
952 drive-push-pull;
953 slew-rate = <0>;
956 pinmux = <STM32_PINMUX('E', 14, AF14)>; /* LTDC_CLK */
957 bias-disable;
958 drive-push-pull;
959 slew-rate = <1>;
963 ltdc_sleep_pins_c: ltdc-sleep-2 {
965 pinmux = <STM32_PINMUX('B', 1, ANALOG)>, /* LTDC_R6 */
966 <STM32_PINMUX('B', 9, ANALOG)>, /* LTDC_B7 */
971 <STM32_PINMUX('E', 11, ANALOG)>, /* LTDC_G3 */
972 <STM32_PINMUX('E', 12, ANALOG)>, /* LTDC_B4 */
973 <STM32_PINMUX('E', 13, ANALOG)>, /* LTDC_DE */
974 <STM32_PINMUX('E', 15, ANALOG)>, /* LTDC_R7 */
977 <STM32_PINMUX('H', 9, ANALOG)>, /* LTDC_R3 */
981 <STM32_PINMUX('I', 1, ANALOG)>, /* LTDC_G6 */
984 <STM32_PINMUX('I', 9, ANALOG)>, /* LTDC_VSYNC */
986 <STM32_PINMUX('E', 14, ANALOG)>; /* LTDC_CLK */
990 ltdc_pins_d: ltdc-3 {
993 bias-disable;
994 drive-push-pull;
995 slew-rate = <3>;
999 <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
1000 <STM32_PINMUX('E', 13, AF14)>, /* LCD_DE */
1004 <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
1005 <STM32_PINMUX('A', 5, AF14)>, /* LCD_R4 */
1008 <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
1009 <STM32_PINMUX('E', 5, AF14)>, /* LCD_G0 */
1012 <STM32_PINMUX('E', 11, AF14)>, /* LCD_G3 */
1017 <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
1021 <STM32_PINMUX('E', 12, AF14)>, /* LCD_B4 */
1022 <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
1025 bias-disable;
1026 drive-push-pull;
1027 slew-rate = <2>;
1031 ltdc_sleep_pins_d: ltdc-sleep-3 {
1035 <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
1036 <STM32_PINMUX('E', 13, ANALOG)>, /* LCD_DE */
1040 <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
1041 <STM32_PINMUX('A', 5, ANALOG)>, /* LCD_R4 */
1044 <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
1045 <STM32_PINMUX('E', 5, ANALOG)>, /* LCD_G0 */
1048 <STM32_PINMUX('E', 11, ANALOG)>, /* LCD_G3 */
1053 <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
1057 <STM32_PINMUX('E', 12, ANALOG)>, /* LCD_B4 */
1058 <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
1064 mco1_pins_a: mco1-0 {
1066 pinmux = <STM32_PINMUX('A', 13, AF2)>; /* MCO1 */
1067 bias-disable;
1068 drive-push-pull;
1069 slew-rate = <1>;
1073 mco1_sleep_pins_a: mco1-sleep-0 {
1075 pinmux = <STM32_PINMUX('A', 13, ANALOG)>; /* MCO1 */
1079 mco2_pins_a: mco2-0 {
1082 bias-disable;
1083 drive-push-pull;
1084 slew-rate = <2>;
1088 mco2_sleep_pins_a: mco2-sleep-0 {
1094 m_can1_pins_a: m-can1-0 {
1097 slew-rate = <1>;
1098 drive-push-pull;
1099 bias-disable;
1102 pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
1103 bias-disable;
1107 m_can1_sleep_pins_a: m_can1-sleep-0 {
1110 <STM32_PINMUX('I', 9, ANALOG)>; /* CAN1_RX */
1114 m_can1_pins_b: m-can1-1 {
1116 pinmux = <STM32_PINMUX('A', 12, AF9)>; /* CAN1_TX */
1117 slew-rate = <1>;
1118 drive-push-pull;
1119 bias-disable;
1122 pinmux = <STM32_PINMUX('A', 11, AF9)>; /* CAN1_RX */
1123 bias-disable;
1127 m_can1_sleep_pins_b: m_can1-sleep-1 {
1129 pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* CAN1_TX */
1130 <STM32_PINMUX('A', 11, ANALOG)>; /* CAN1_RX */
1134 m_can1_pins_c: m-can1-2 {
1137 slew-rate = <1>;
1138 drive-push-pull;
1139 bias-disable;
1143 bias-disable;
1147 m_can1_sleep_pins_c: m_can1-sleep-2 {
1154 m_can2_pins_a: m-can2-0 {
1157 slew-rate = <1>;
1158 drive-push-pull;
1159 bias-disable;
1163 bias-disable;
1167 m_can2_sleep_pins_a: m_can2-sleep-0 {
1174 pwm1_pins_a: pwm1-0 {
1176 pinmux = <STM32_PINMUX('E', 9, AF1)>, /* TIM1_CH1 */
1177 <STM32_PINMUX('E', 11, AF1)>, /* TIM1_CH2 */
1178 <STM32_PINMUX('E', 14, AF1)>; /* TIM1_CH4 */
1179 bias-pull-down;
1180 drive-push-pull;
1181 slew-rate = <0>;
1185 pwm1_sleep_pins_a: pwm1-sleep-0 {
1187 pinmux = <STM32_PINMUX('E', 9, ANALOG)>, /* TIM1_CH1 */
1188 <STM32_PINMUX('E', 11, ANALOG)>, /* TIM1_CH2 */
1189 <STM32_PINMUX('E', 14, ANALOG)>; /* TIM1_CH4 */
1193 pwm1_pins_b: pwm1-1 {
1195 pinmux = <STM32_PINMUX('E', 9, AF1)>; /* TIM1_CH1 */
1196 bias-pull-down;
1197 drive-push-pull;
1198 slew-rate = <0>;
1202 pwm1_sleep_pins_b: pwm1-sleep-1 {
1204 pinmux = <STM32_PINMUX('E', 9, ANALOG)>; /* TIM1_CH1 */
1208 pwm1_pins_c: pwm1-2 {
1210 pinmux = <STM32_PINMUX('E', 11, AF1)>; /* TIM1_CH2 */
1211 drive-push-pull;
1212 slew-rate = <0>;
1216 pwm1_sleep_pins_c: pwm1-sleep-2 {
1218 pinmux = <STM32_PINMUX('E', 11, ANALOG)>; /* TIM1_CH2 */
1222 pwm2_pins_a: pwm2-0 {
1224 pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
1225 bias-pull-down;
1226 drive-push-pull;
1227 slew-rate = <0>;
1231 pwm2_sleep_pins_a: pwm2-sleep-0 {
1233 pinmux = <STM32_PINMUX('A', 3, ANALOG)>; /* TIM2_CH4 */
1237 pwm3_pins_a: pwm3-0 {
1240 bias-pull-down;
1241 drive-push-pull;
1242 slew-rate = <0>;
1246 pwm3_sleep_pins_a: pwm3-sleep-0 {
1252 pwm3_pins_b: pwm3-1 {
1255 bias-disable;
1256 drive-push-pull;
1257 slew-rate = <0>;
1261 pwm3_sleep_pins_b: pwm3-sleep-1 {
1267 pwm4_pins_a: pwm4-0 {
1271 bias-pull-down;
1272 drive-push-pull;
1273 slew-rate = <0>;
1277 pwm4_sleep_pins_a: pwm4-sleep-0 {
1284 pwm4_pins_b: pwm4-1 {
1287 bias-pull-down;
1288 drive-push-pull;
1289 slew-rate = <0>;
1293 pwm4_sleep_pins_b: pwm4-sleep-1 {
1299 pwm5_pins_a: pwm5-0 {
1302 bias-pull-down;
1303 drive-push-pull;
1304 slew-rate = <0>;
1308 pwm5_sleep_pins_a: pwm5-sleep-0 {
1314 pwm5_pins_b: pwm5-1 {
1319 bias-disable;
1320 drive-push-pull;
1321 slew-rate = <0>;
1325 pwm5_sleep_pins_b: pwm5-sleep-1 {
1333 pwm8_pins_a: pwm8-0 {
1336 bias-pull-down;
1337 drive-push-pull;
1338 slew-rate = <0>;
1342 pwm8_sleep_pins_a: pwm8-sleep-0 {
1348 pwm8_pins_b: pwm8-1 {
1353 <STM32_PINMUX('C', 9, AF3)>; /* TIM8_CH4 */
1354 drive-push-pull;
1355 slew-rate = <0>;
1359 pwm8_sleep_pins_b: pwm8-sleep-1 {
1364 <STM32_PINMUX('C', 9, ANALOG)>; /* TIM8_CH4 */
1368 pwm12_pins_a: pwm12-0 {
1371 bias-pull-down;
1372 drive-push-pull;
1373 slew-rate = <0>;
1377 pwm12_sleep_pins_a: pwm12-sleep-0 {
1383 qspi_clk_pins_a: qspi-clk-0 {
1386 bias-disable;
1387 drive-push-pull;
1388 slew-rate = <3>;
1392 qspi_clk_sleep_pins_a: qspi-clk-sleep-0 {
1398 qspi_bk1_pins_a: qspi-bk1-0 {
1401 <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
1404 bias-disable;
1405 drive-push-pull;
1406 slew-rate = <1>;
1410 qspi_bk1_sleep_pins_a: qspi-bk1-sleep-0 {
1413 <STM32_PINMUX('F', 9, ANALOG)>, /* QSPI_BK1_IO1 */
1419 qspi_bk2_pins_a: qspi-bk2-0 {
1425 bias-disable;
1426 drive-push-pull;
1427 slew-rate = <1>;
1431 qspi_bk2_sleep_pins_a: qspi-bk2-sleep-0 {
1440 qspi_cs1_pins_a: qspi-cs1-0 {
1443 bias-pull-up;
1444 drive-push-pull;
1445 slew-rate = <1>;
1449 qspi_cs1_sleep_pins_a: qspi-cs1-sleep-0 {
1455 qspi_cs2_pins_a: qspi-cs2-0 {
1458 bias-pull-up;
1459 drive-push-pull;
1460 slew-rate = <1>;
1464 qspi_cs2_sleep_pins_a: qspi-cs2-sleep-0 {
1470 sai2a_pins_a: sai2a-0 {
1475 <STM32_PINMUX('E', 0, AF10)>; /* SAI2_MCLK_A */
1476 slew-rate = <0>;
1477 drive-push-pull;
1478 bias-disable;
1482 sai2a_sleep_pins_a: sai2a-sleep-0 {
1487 <STM32_PINMUX('E', 0, ANALOG)>; /* SAI2_MCLK_A */
1491 sai2a_pins_b: sai2a-1 {
1496 slew-rate = <0>;
1497 drive-push-pull;
1498 bias-disable;
1502 sai2a_sleep_pins_b: sai2a-sleep-1 {
1510 sai2a_pins_c: sai2a-2 {
1515 slew-rate = <0>;
1516 drive-push-pull;
1517 bias-disable;
1521 sai2a_sleep_pins_c: sai2a-sleep-2 {
1529 sai2b_pins_a: sai2b-0 {
1531 pinmux = <STM32_PINMUX('E', 12, AF10)>, /* SAI2_SCK_B */
1532 <STM32_PINMUX('E', 13, AF10)>, /* SAI2_FS_B */
1533 <STM32_PINMUX('E', 14, AF10)>; /* SAI2_MCLK_B */
1534 slew-rate = <0>;
1535 drive-push-pull;
1536 bias-disable;
1540 bias-disable;
1544 sai2b_sleep_pins_a: sai2b-sleep-0 {
1547 <STM32_PINMUX('E', 12, ANALOG)>, /* SAI2_SCK_B */
1548 <STM32_PINMUX('E', 13, ANALOG)>, /* SAI2_FS_B */
1549 <STM32_PINMUX('E', 14, ANALOG)>; /* SAI2_MCLK_B */
1553 sai2b_pins_b: sai2b-1 {
1556 bias-disable;
1560 sai2b_sleep_pins_b: sai2b-sleep-1 {
1566 sai2b_pins_c: sai2b-2 {
1569 bias-disable;
1573 sai2b_sleep_pins_c: sai2b-sleep-2 {
1579 sai2b_pins_d: sai2b-3 {
1584 slew-rate = <0>;
1585 drive-push-pull;
1586 bias-disable;
1590 bias-disable;
1594 sai2b_sleep_pins_d: sai2b-sleep-3 {
1603 sai4a_pins_a: sai4a-0 {
1606 slew-rate = <0>;
1607 drive-push-pull;
1608 bias-disable;
1612 sai4a_sleep_pins_a: sai4a-sleep-0 {
1618 sdmmc1_b4_pins_a: sdmmc1-b4-0 {
1621 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1625 slew-rate = <1>;
1626 drive-push-pull;
1627 bias-disable;
1631 slew-rate = <2>;
1632 drive-push-pull;
1633 bias-disable;
1637 sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 {
1640 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1643 slew-rate = <1>;
1644 drive-push-pull;
1645 bias-disable;
1649 slew-rate = <2>;
1650 drive-push-pull;
1651 bias-disable;
1655 slew-rate = <1>;
1656 drive-open-drain;
1657 bias-disable;
1661 sdmmc1_b4_init_pins_a: sdmmc1-b4-init-0 {
1664 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1667 slew-rate = <1>;
1668 drive-push-pull;
1669 bias-disable;
1673 sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 {
1676 <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
1684 sdmmc1_b4_pins_b: sdmmc1-b4-1 {
1687 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1688 <STM32_PINMUX('E', 6, AF8)>, /* SDMMC1_D2 */
1691 slew-rate = <1>;
1692 drive-push-pull;
1693 bias-disable;
1697 slew-rate = <2>;
1698 drive-push-pull;
1699 bias-disable;
1703 sdmmc1_b4_od_pins_b: sdmmc1-b4-od-1 {
1706 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1707 <STM32_PINMUX('E', 6, AF8)>, /* SDMMC1_D2 */
1709 slew-rate = <1>;
1710 drive-push-pull;
1711 bias-disable;
1715 slew-rate = <2>;
1716 drive-push-pull;
1717 bias-disable;
1721 slew-rate = <1>;
1722 drive-open-drain;
1723 bias-disable;
1727 sdmmc1_b4_sleep_pins_b: sdmmc1-b4-sleep-1 {
1730 <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
1731 <STM32_PINMUX('E', 6, ANALOG)>, /* SDMMC1_D2 */
1738 sdmmc1_dir_pins_a: sdmmc1-dir-0 {
1742 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
1743 slew-rate = <1>;
1744 drive-push-pull;
1745 bias-pull-up;
1748 pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
1749 bias-pull-up;
1753 sdmmc1_dir_init_pins_a: sdmmc1-dir-init-0 {
1757 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
1758 slew-rate = <1>;
1759 drive-push-pull;
1760 bias-pull-up;
1764 sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 {
1768 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
1769 <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
1773 sdmmc1_dir_pins_b: sdmmc1-dir-1 {
1776 <STM32_PINMUX('E', 14, AF11)>, /* SDMMC1_D123DIR */
1777 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
1778 slew-rate = <1>;
1779 drive-push-pull;
1780 bias-pull-up;
1783 pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
1784 bias-pull-up;
1788 sdmmc1_dir_sleep_pins_b: sdmmc1-dir-sleep-1 {
1791 <STM32_PINMUX('E', 14, ANALOG)>, /* SDMMC1_D123DIR */
1792 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
1793 <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
1797 sdmmc2_b4_pins_a: sdmmc2-b4-0 {
1804 slew-rate = <1>;
1805 drive-push-pull;
1806 bias-pull-up;
1809 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1810 slew-rate = <2>;
1811 drive-push-pull;
1812 bias-pull-up;
1816 sdmmc2_b4_od_pins_a: sdmmc2-b4-od-0 {
1822 slew-rate = <1>;
1823 drive-push-pull;
1824 bias-pull-up;
1827 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1828 slew-rate = <2>;
1829 drive-push-pull;
1830 bias-pull-up;
1834 slew-rate = <1>;
1835 drive-open-drain;
1836 bias-pull-up;
1840 sdmmc2_b4_sleep_pins_a: sdmmc2-b4-sleep-0 {
1846 <STM32_PINMUX('E', 3, ANALOG)>, /* SDMMC2_CK */
1851 sdmmc2_b4_pins_b: sdmmc2-b4-1 {
1858 slew-rate = <1>;
1859 drive-push-pull;
1860 bias-disable;
1863 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1864 slew-rate = <2>;
1865 drive-push-pull;
1866 bias-disable;
1870 sdmmc2_b4_od_pins_b: sdmmc2-b4-od-1 {
1876 slew-rate = <1>;
1877 drive-push-pull;
1878 bias-disable;
1881 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1882 slew-rate = <2>;
1883 drive-push-pull;
1884 bias-disable;
1888 slew-rate = <1>;
1889 drive-open-drain;
1890 bias-disable;
1894 sdmmc2_d47_pins_a: sdmmc2-d47-0 {
1896 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1897 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1898 <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
1900 slew-rate = <1>;
1901 drive-push-pull;
1902 bias-pull-up;
1906 sdmmc2_d47_sleep_pins_a: sdmmc2-d47-sleep-0 {
1908 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1909 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1910 <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
1915 sdmmc2_d47_pins_b: sdmmc2-d47-1 {
1917 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1918 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1921 slew-rate = <1>;
1922 drive-push-pull;
1923 bias-disable;
1927 sdmmc2_d47_sleep_pins_b: sdmmc2-d47-sleep-1 {
1929 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1930 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1936 sdmmc2_d47_pins_c: sdmmc2-d47-2 {
1938 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1939 <STM32_PINMUX('A', 15, AF9)>, /* SDMMC2_D5 */
1942 slew-rate = <1>;
1943 drive-push-pull;
1944 bias-pull-up;
1948 sdmmc2_d47_sleep_pins_c: sdmmc2-d47-sleep-2 {
1950 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1951 <STM32_PINMUX('A', 15, ANALOG)>, /* SDMMC2_D5 */
1957 sdmmc2_d47_pins_d: sdmmc2-d47-3 {
1959 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1960 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1961 <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
1966 sdmmc2_d47_sleep_pins_d: sdmmc2-d47-sleep-3 {
1968 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1969 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1970 <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
1975 sdmmc2_d47_pins_e: sdmmc2-d47-4 {
1977 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1978 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1981 slew-rate = <1>;
1982 drive-push-pull;
1983 bias-pull-up;
1987 sdmmc2_d47_sleep_pins_e: sdmmc2-d47-sleep-4 {
1989 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1990 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1996 sdmmc3_b4_pins_a: sdmmc3-b4-0 {
2002 <STM32_PINMUX('F', 1, AF9)>; /* SDMMC3_CMD */
2003 slew-rate = <1>;
2004 drive-push-pull;
2005 bias-pull-up;
2009 slew-rate = <2>;
2010 drive-push-pull;
2011 bias-pull-up;
2015 sdmmc3_b4_od_pins_a: sdmmc3-b4-od-0 {
2021 slew-rate = <1>;
2022 drive-push-pull;
2023 bias-pull-up;
2027 slew-rate = <2>;
2028 drive-push-pull;
2029 bias-pull-up;
2032 pinmux = <STM32_PINMUX('F', 1, AF9)>; /* SDMMC2_CMD */
2033 slew-rate = <1>;
2034 drive-open-drain;
2035 bias-pull-up;
2039 sdmmc3_b4_sleep_pins_a: sdmmc3-b4-sleep-0 {
2046 <STM32_PINMUX('F', 1, ANALOG)>; /* SDMMC3_CMD */
2050 sdmmc3_b4_pins_b: sdmmc3-b4-1 {
2057 slew-rate = <1>;
2058 drive-push-pull;
2059 bias-pull-up;
2063 slew-rate = <2>;
2064 drive-push-pull;
2065 bias-pull-up;
2069 sdmmc3_b4_od_pins_b: sdmmc3-b4-od-1 {
2075 slew-rate = <1>;
2076 drive-push-pull;
2077 bias-pull-up;
2081 slew-rate = <2>;
2082 drive-push-pull;
2083 bias-pull-up;
2087 slew-rate = <1>;
2088 drive-open-drain;
2089 bias-pull-up;
2093 sdmmc3_b4_sleep_pins_b: sdmmc3-b4-sleep-1 {
2104 spdifrx_pins_a: spdifrx-0 {
2107 bias-disable;
2111 spdifrx_sleep_pins_a: spdifrx-sleep-0 {
2117 spi1_pins_b: spi1-1 {
2119 pinmux = <STM32_PINMUX('A', 5, AF5)>, /* SPI1_SCK */
2121 bias-disable;
2122 drive-push-pull;
2123 slew-rate = <1>;
2127 pinmux = <STM32_PINMUX('A', 6, AF5)>; /* SPI1_MISO */
2128 bias-disable;
2132 spi2_pins_a: spi2-0 {
2136 bias-disable;
2137 drive-push-pull;
2138 slew-rate = <1>;
2143 bias-disable;
2147 spi2_pins_b: spi2-1 {
2149 pinmux = <STM32_PINMUX('I', 1, AF5)>, /* SPI2_SCK */
2151 bias-disable;
2152 drive-push-pull;
2153 slew-rate = <1>;
2158 bias-disable;
2162 spi2_pins_c: spi2-2 {
2164 pinmux = <STM32_PINMUX('I', 1, AF5)>, /* SPI2_SCK */
2166 bias-disable;
2167 drive-push-pull;
2172 bias-pull-down;
2176 spi4_pins_a: spi4-0 {
2178 pinmux = <STM32_PINMUX('E', 12, AF5)>, /* SPI4_SCK */
2179 <STM32_PINMUX('E', 6, AF5)>; /* SPI4_MOSI */
2180 bias-disable;
2181 drive-push-pull;
2182 slew-rate = <1>;
2185 pinmux = <STM32_PINMUX('E', 13, AF5)>; /* SPI4_MISO */
2186 bias-disable;
2190 spi5_pins_a: spi5-0 {
2193 <STM32_PINMUX('F', 9, AF5)>; /* SPI5_MOSI */
2194 bias-disable;
2195 drive-push-pull;
2196 slew-rate = <1>;
2201 bias-disable;
2205 stusb1600_pins_a: stusb1600-0 {
2208 bias-pull-up;
2212 uart4_pins_a: uart4-0 {
2215 bias-disable;
2216 drive-push-pull;
2217 slew-rate = <0>;
2221 bias-disable;
2225 uart4_idle_pins_a: uart4-idle-0 {
2231 bias-disable;
2235 uart4_sleep_pins_a: uart4-sleep-0 {
2242 uart4_pins_b: uart4-1 {
2244 pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
2245 bias-disable;
2246 drive-push-pull;
2247 slew-rate = <0>;
2251 bias-disable;
2255 uart4_pins_c: uart4-2 {
2258 bias-disable;
2259 drive-push-pull;
2260 slew-rate = <0>;
2264 bias-disable;
2268 uart4_pins_d: uart4-3 {
2270 pinmux = <STM32_PINMUX('A', 13, AF8)>; /* UART4_TX */
2271 bias-disable;
2272 drive-push-pull;
2273 slew-rate = <0>;
2277 bias-disable;
2281 uart4_idle_pins_d: uart4-idle-3 {
2283 pinmux = <STM32_PINMUX('A', 13, ANALOG)>; /* UART4_TX */
2287 bias-disable;
2291 uart4_sleep_pins_d: uart4-sleep-3 {
2293 pinmux = <STM32_PINMUX('A', 13, ANALOG)>, /* UART4_TX */
2298 uart5_pins_a: uart5-0 {
2301 bias-disable;
2302 drive-push-pull;
2303 slew-rate = <0>;
2307 bias-disable;
2311 uart7_pins_a: uart7-0 {
2313 pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART7_TX */
2314 bias-disable;
2315 drive-push-pull;
2316 slew-rate = <0>;
2319 pinmux = <STM32_PINMUX('E', 7, AF7)>, /* UART7_RX */
2320 <STM32_PINMUX('E', 10, AF7)>, /* UART7_CTS */
2321 <STM32_PINMUX('E', 9, AF7)>; /* UART7_RTS */
2322 bias-disable;
2326 uart7_pins_b: uart7-1 {
2329 bias-disable;
2330 drive-push-pull;
2331 slew-rate = <0>;
2335 bias-disable;
2339 uart7_pins_c: uart7-2 {
2341 pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART7_TX */
2342 bias-disable;
2343 drive-push-pull;
2344 slew-rate = <0>;
2347 pinmux = <STM32_PINMUX('E', 7, AF7)>; /* UART7_RX */
2348 bias-pull-up;
2352 uart7_idle_pins_c: uart7-idle-2 {
2354 pinmux = <STM32_PINMUX('E', 8, ANALOG)>; /* UART7_TX */
2357 pinmux = <STM32_PINMUX('E', 7, AF7)>; /* UART7_RX */
2358 bias-pull-up;
2362 uart7_sleep_pins_c: uart7-sleep-2 {
2364 pinmux = <STM32_PINMUX('E', 8, ANALOG)>, /* UART7_TX */
2365 <STM32_PINMUX('E', 7, ANALOG)>; /* UART7_RX */
2369 uart8_pins_a: uart8-0 {
2371 pinmux = <STM32_PINMUX('E', 1, AF8)>; /* UART8_TX */
2372 bias-disable;
2373 drive-push-pull;
2374 slew-rate = <0>;
2377 pinmux = <STM32_PINMUX('E', 0, AF8)>; /* UART8_RX */
2378 bias-disable;
2382 uart8_rtscts_pins_a: uart8rtscts-0 {
2386 bias-disable;
2390 usart1_pins_a: usart1-0 {
2392 pinmux = <STM32_PINMUX('A', 12, AF7)>; /* USART1_RTS */
2393 bias-disable;
2394 drive-push-pull;
2395 slew-rate = <0>;
2398 pinmux = <STM32_PINMUX('A', 11, AF7)>; /* USART1_CTS_NSS */
2399 bias-disable;
2403 usart1_idle_pins_a: usart1-idle-0 {
2405 pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* USART1_RTS */
2406 <STM32_PINMUX('A', 11, AF7)>; /* USART1_CTS_NSS */
2410 usart1_sleep_pins_a: usart1-sleep-0 {
2412 pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* USART1_RTS */
2413 <STM32_PINMUX('A', 11, ANALOG)>; /* USART1_CTS_NSS */
2417 usart2_pins_a: usart2-0 {
2421 bias-disable;
2422 drive-push-pull;
2423 slew-rate = <0>;
2428 bias-disable;
2432 usart2_sleep_pins_a: usart2-sleep-0 {
2441 usart2_pins_b: usart2-1 {
2444 <STM32_PINMUX('A', 1, AF7)>; /* USART2_RTS */
2445 bias-disable;
2446 drive-push-pull;
2447 slew-rate = <0>;
2451 <STM32_PINMUX('E', 15, AF7)>; /* USART2_CTS_NSS */
2452 bias-disable;
2456 usart2_sleep_pins_b: usart2-sleep-1 {
2459 <STM32_PINMUX('A', 1, ANALOG)>, /* USART2_RTS */
2461 <STM32_PINMUX('E', 15, ANALOG)>; /* USART2_CTS_NSS */
2465 usart2_pins_c: usart2-2 {
2469 bias-disable;
2470 drive-push-pull;
2471 slew-rate = <0>;
2476 bias-disable;
2480 usart2_idle_pins_c: usart2-idle-2 {
2487 bias-disable;
2488 drive-push-pull;
2489 slew-rate = <0>;
2493 bias-disable;
2497 usart2_sleep_pins_c: usart2-sleep-2 {
2506 usart3_pins_a: usart3-0 {
2509 bias-disable;
2510 drive-push-pull;
2511 slew-rate = <0>;
2515 bias-disable;
2519 usart3_idle_pins_a: usart3-idle-0 {
2525 bias-disable;
2529 usart3_sleep_pins_a: usart3-sleep-0 {
2536 usart3_pins_b: usart3-1 {
2540 bias-disable;
2541 drive-push-pull;
2542 slew-rate = <0>;
2547 bias-pull-up;
2551 usart3_idle_pins_b: usart3-idle-1 {
2558 bias-disable;
2559 drive-push-pull;
2560 slew-rate = <0>;
2564 bias-pull-up;
2568 usart3_sleep_pins_b: usart3-sleep-1 {
2577 usart3_pins_c: usart3-2 {
2581 bias-disable;
2582 drive-push-pull;
2583 slew-rate = <0>;
2588 bias-pull-up;
2592 usart3_idle_pins_c: usart3-idle-2 {
2599 bias-disable;
2600 drive-push-pull;
2601 slew-rate = <0>;
2605 bias-pull-up;
2609 usart3_sleep_pins_c: usart3-sleep-2 {
2618 usart3_pins_d: usart3-3 {
2622 bias-disable;
2623 drive-push-pull;
2624 slew-rate = <0>;
2627 pinmux = <STM32_PINMUX('D', 9, AF7)>, /* USART3_RX */
2629 bias-disable;
2633 usart3_idle_pins_d: usart3-idle-3 {
2640 pinmux = <STM32_PINMUX('D', 9, AF7)>; /* USART3_RX */
2641 bias-disable;
2645 usart3_sleep_pins_d: usart3-sleep-3 {
2650 <STM32_PINMUX('D', 9, ANALOG)>; /* USART3_RX */
2654 usart3_pins_e: usart3-4 {
2658 bias-disable;
2659 drive-push-pull;
2660 slew-rate = <0>;
2665 bias-pull-up;
2669 usart3_idle_pins_e: usart3-idle-4 {
2676 bias-disable;
2677 drive-push-pull;
2678 slew-rate = <0>;
2682 bias-pull-up;
2686 usart3_sleep_pins_e: usart3-sleep-4 {
2695 usart3_pins_f: usart3-5 {
2699 bias-disable;
2700 drive-push-pull;
2701 slew-rate = <0>;
2706 bias-disable;
2710 usbotg_hs_pins_a: usbotg-hs-0 {
2712 pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */
2716 usbotg_fs_dp_dm_pins_a: usbotg-fs-dp-dm-0 {
2718 pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* OTG_FS_DM */
2719 <STM32_PINMUX('A', 12, ANALOG)>; /* OTG_FS_DP */
2725 i2c2_pins_b2: i2c2-0 {
2728 bias-disable;
2729 drive-open-drain;
2730 slew-rate = <0>;
2734 i2c2_sleep_pins_b2: i2c2-sleep-0 {
2740 i2c4_pins_a: i2c4-0 {
2744 bias-disable;
2745 drive-open-drain;
2746 slew-rate = <0>;
2750 i2c4_sleep_pins_a: i2c4-sleep-0 {
2757 i2c6_pins_a: i2c6-0 {
2761 bias-disable;
2762 drive-open-drain;
2763 slew-rate = <0>;
2767 i2c6_sleep_pins_a: i2c6-sleep-0 {
2774 spi1_pins_a: spi1-0 {
2778 bias-disable;
2779 drive-push-pull;
2780 slew-rate = <1>;
2784 pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */
2785 bias-disable;
2789 spi1_sleep_pins_a: spi1-sleep-0 {
2792 <STM32_PINMUX('Z', 1, ANALOG)>, /* SPI1_MISO */
2797 usart1_pins_b: usart1-1 {
2800 bias-disable;
2801 drive-push-pull;
2802 slew-rate = <0>;
2806 bias-disable;
2810 usart1_idle_pins_b: usart1-idle-1 {
2816 bias-disable;
2820 usart1_sleep_pins_b: usart1-sleep-1 {