Lines Matching +full:rk3036 +full:- +full:cru

1 # SPDX-License-Identifier: GPL-2.0
3 ---
4 $id: http://devicetree.org/schemas/display/rockchip/rockchip-vop.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
15 - Sandy Huang <hjc@rock-chips.com>
16 - Heiko Stuebner <heiko@sntech.de>
21 - rockchip,px30-vop-big
22 - rockchip,px30-vop-lit
23 - rockchip,rk3036-vop
24 - rockchip,rk3066-vop
25 - rockchip,rk3126-vop
26 - rockchip,rk3188-vop
27 - rockchip,rk3228-vop
28 - rockchip,rk3288-vop
29 - rockchip,rk3328-vop
30 - rockchip,rk3366-vop
31 - rockchip,rk3368-vop
32 - rockchip,rk3399-vop-big
33 - rockchip,rk3399-vop-lit
38 - description:
41 - description:
53 - description: Clock for ddr buffer transfer.
54 - description: Pixel clock.
55 - description: Clock for the ahb bus to R/W the phy regs.
57 clock-names:
59 - const: aclk_vop
60 - const: dclk_vop
61 - const: hclk_vop
66 reset-names:
68 - const: axi
69 - const: ahb
70 - const: dclk
75 assigned-clocks:
78 assigned-clock-rates:
84 power-domains:
88 - compatible
89 - reg
90 - interrupts
91 - clocks
92 - clock-names
93 - resets
94 - reset-names
95 - port
100 - |
101 #include <dt-bindings/clock/rk3288-cru.h>
102 #include <dt-bindings/interrupt-controller/arm-gic.h>
103 #include <dt-bindings/power/rk3288-power.h>
105 compatible = "rockchip,rk3288-vop";
109 clocks = <&cru ACLK_VOP0>,
110 <&cru DCLK_VOP0>,
111 <&cru HCLK_VOP0>;
112 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
113 power-domains = <&power RK3288_PD_VIO>;
114 resets = <&cru SRST_LCDC1_AXI>,
115 <&cru SRST_LCDC1_AHB>,
116 <&cru SRST_LCDC1_DCLK>;
117 reset-names = "axi", "ahb", "dclk";
120 #address-cells = <1>;
121 #size-cells = <0>;
124 remote-endpoint = <&edp_in_vopb>;
128 remote-endpoint = <&hdmi_in_vopb>;