Lines Matching +full:gce +full:- +full:client +full:- +full:reg
1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
3 ---
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
10 - Chun-Kuang Hu <chunkuang.hu@kernel.org>
11 - Philipp Zabel <p.zabel@pengutronix.de>
14 Mediatek display merge, namely MERGE, is used to merge two slice-per-line
15 inputs into one side-by-side output.
24 - enum:
25 - mediatek,mt8173-disp-merge
26 - mediatek,mt8195-disp-merge
27 - items:
28 - const: mediatek,mt6795-disp-merge
29 - const: mediatek,mt8173-disp-merge
31 reg:
37 power-domains:
40 Documentation/devicetree/bindings/power/power-domain.yaml for details.
46 clock-names:
48 - items:
49 - const: merge
50 - items:
51 - const: merge
52 - const: merge_async
54 mediatek,merge-fifo-en:
57 buffer to ensure that the back-end panel display data will not be
64 mediatek,merge-mute:
68 mediatek,gce-client-reg:
69 description: The register of client driver can be configured by gce with
70 4 arguments defined in this property, such as phandle of gce, subsys id,
71 register offset and size. Each GCE subsys id is mapping to a client
72 defined in the header include/dt-bindings/gce/<chip>-gce.h.
73 $ref: /schemas/types.yaml#/definitions/phandle-array
82 - compatible
83 - reg
84 - power-domains
85 - clocks
90 - |
91 #include <dt-bindings/interrupt-controller/arm-gic.h>
92 #include <dt-bindings/clock/mt8173-clk.h>
93 #include <dt-bindings/power/mt8173-power.h>
96 #address-cells = <2>;
97 #size-cells = <2>;
100 compatible = "mediatek,mt8173-disp-merge";
101 reg = <0 0x14017000 0 0x1000>;
102 power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
104 clock-names = "merge";